{"title":"基于优化的CMOS逻辑电路统计功率估计误差计算","authors":"Byunggyu Kwak, E. Park","doi":"10.1109/DAC.1998.724559","DOIUrl":null,"url":null,"abstract":"We present a statistical power estimation method where the estimation time and accuracy can be balanced by assigning smaller errors to the nodes with higher power dissipation and higher errors to the nodes with lower power dissipation. To calculate the error rates for individual nodes, a quadratic programming based problem is formulated which incorporates the distribution data of all individual node switching activities. Also, an iterative statistical power estimation system is presented. Finally, we demonstrate experimental results which show drastic reduction in the number of simulation patterns compared to previous methods.","PeriodicalId":221221,"journal":{"name":"Proceedings 1998 Design and Automation Conference. 35th DAC. (Cat. No.98CH36175)","volume":"15 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1998-05-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"An optimization-based error calculation for statistical power estimation of CMOS logic circuits\",\"authors\":\"Byunggyu Kwak, E. Park\",\"doi\":\"10.1109/DAC.1998.724559\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"We present a statistical power estimation method where the estimation time and accuracy can be balanced by assigning smaller errors to the nodes with higher power dissipation and higher errors to the nodes with lower power dissipation. To calculate the error rates for individual nodes, a quadratic programming based problem is formulated which incorporates the distribution data of all individual node switching activities. Also, an iterative statistical power estimation system is presented. Finally, we demonstrate experimental results which show drastic reduction in the number of simulation patterns compared to previous methods.\",\"PeriodicalId\":221221,\"journal\":{\"name\":\"Proceedings 1998 Design and Automation Conference. 35th DAC. (Cat. No.98CH36175)\",\"volume\":\"15 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1998-05-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings 1998 Design and Automation Conference. 35th DAC. (Cat. No.98CH36175)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/DAC.1998.724559\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings 1998 Design and Automation Conference. 35th DAC. (Cat. No.98CH36175)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DAC.1998.724559","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
An optimization-based error calculation for statistical power estimation of CMOS logic circuits
We present a statistical power estimation method where the estimation time and accuracy can be balanced by assigning smaller errors to the nodes with higher power dissipation and higher errors to the nodes with lower power dissipation. To calculate the error rates for individual nodes, a quadratic programming based problem is formulated which incorporates the distribution data of all individual node switching activities. Also, an iterative statistical power estimation system is presented. Finally, we demonstrate experimental results which show drastic reduction in the number of simulation patterns compared to previous methods.