14b, 50 MS/s CMOS前端采样和保持模块专用于流水线ADC

Y. Chouia, K. El-Sankary, A. Saleh, M. Sawan, F. Ghannouchi
{"title":"14b, 50 MS/s CMOS前端采样和保持模块专用于流水线ADC","authors":"Y. Chouia, K. El-Sankary, A. Saleh, M. Sawan, F. Ghannouchi","doi":"10.1109/MWSCAS.2004.1354000","DOIUrl":null,"url":null,"abstract":"A high performance sample-and-hold (S/H) circuit intended a fast pipelined analog to digital converter was designed and implemented using a 0.18 /spl mu/m CMOS process, the sampling rate of the proposed S/H module is 50 MS/s with a bandwidth of 20 MHz and a power supply of 1.8 V. Using switched capacitor differential topology, double bootstrapped switches and several native transistors, we optimized with VerilogA models the amplifier and the switches to end up with the optimized high performance circuit. The post layout simulation allowed to reach an SFDR of 88.6 dB for 20 MHz input signal. The circuit was integrated to other building blocks to construct a pipelined ADC which is now under fabrication.","PeriodicalId":185817,"journal":{"name":"The 2004 47th Midwest Symposium on Circuits and Systems, 2004. MWSCAS '04.","volume":"23 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-07-25","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"11","resultStr":"{\"title\":\"14 b, 50 MS/s CMOS front-end sample and hold module dedicated to a pipelined ADC\",\"authors\":\"Y. Chouia, K. El-Sankary, A. Saleh, M. Sawan, F. Ghannouchi\",\"doi\":\"10.1109/MWSCAS.2004.1354000\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A high performance sample-and-hold (S/H) circuit intended a fast pipelined analog to digital converter was designed and implemented using a 0.18 /spl mu/m CMOS process, the sampling rate of the proposed S/H module is 50 MS/s with a bandwidth of 20 MHz and a power supply of 1.8 V. Using switched capacitor differential topology, double bootstrapped switches and several native transistors, we optimized with VerilogA models the amplifier and the switches to end up with the optimized high performance circuit. The post layout simulation allowed to reach an SFDR of 88.6 dB for 20 MHz input signal. The circuit was integrated to other building blocks to construct a pipelined ADC which is now under fabrication.\",\"PeriodicalId\":185817,\"journal\":{\"name\":\"The 2004 47th Midwest Symposium on Circuits and Systems, 2004. MWSCAS '04.\",\"volume\":\"23 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2004-07-25\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"11\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"The 2004 47th Midwest Symposium on Circuits and Systems, 2004. MWSCAS '04.\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/MWSCAS.2004.1354000\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"The 2004 47th Midwest Symposium on Circuits and Systems, 2004. MWSCAS '04.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MWSCAS.2004.1354000","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 11

摘要

采用0.18 /spl mu/m CMOS工艺设计并实现了一种用于快速流水线模数转换器的高性能采样保持(S/H)电路,该S/H模块的采样率为50 MS/ S,带宽为20 MHz,电源为1.8 V。利用开关电容差分拓扑结构、双自举开关和几个本地晶体管,利用VerilogA模型对放大器和开关进行优化,最终得到优化后的高性能电路。后置布局仿真允许在20mhz输入信号下达到88.6 dB的SFDR。该电路集成到其他构建模块,以构建一个流水线ADC,现在正在制造中。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
14 b, 50 MS/s CMOS front-end sample and hold module dedicated to a pipelined ADC
A high performance sample-and-hold (S/H) circuit intended a fast pipelined analog to digital converter was designed and implemented using a 0.18 /spl mu/m CMOS process, the sampling rate of the proposed S/H module is 50 MS/s with a bandwidth of 20 MHz and a power supply of 1.8 V. Using switched capacitor differential topology, double bootstrapped switches and several native transistors, we optimized with VerilogA models the amplifier and the switches to end up with the optimized high performance circuit. The post layout simulation allowed to reach an SFDR of 88.6 dB for 20 MHz input signal. The circuit was integrated to other building blocks to construct a pipelined ADC which is now under fabrication.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信