深亚微米CMOS集成电路可靠性仿真

Xiaojun Li, Bing Huang, J. Qin, X. Zhang, M. Talmor, Z. Gur, J. Bernstein
{"title":"深亚微米CMOS集成电路可靠性仿真","authors":"Xiaojun Li, Bing Huang, J. Qin, X. Zhang, M. Talmor, Z. Gur, J. Bernstein","doi":"10.1109/ISQED.2005.37","DOIUrl":null,"url":null,"abstract":"The purpose of the paper is to introduce a new failure rate-based methodology for reliability simulation of deep submicron CMOS integrated circuits. Firstly, two of the state-of-the-art MOSFET degradation models are reviewed. They have been developed into reliability simulation tools and commercialized in industry for many years, however, their inherent limitations of characterizing circuit lifetime, including tedious processes for extracting device degradation parameters and model fitting parameters, impeded their wide applications in the product's front-end design process. Secondly, a set of accelerated lifetime models for the most important intrinsic silicon degradation mechanisms are proposed. These lifetime models correlate a device's electrical operating parameters to its mean time to failure (MTTF) in simple forms. Finally, a new failure rate-based SPICE reliability simulation methodology is developed, in which MTTF and failure in time (FIT) are the primary reliability parameters to be characterized. The power of this new reliability simulation method, due to its simplicity, makes it an important design-for-reliability tool for electronic product developers.","PeriodicalId":333840,"journal":{"name":"Sixth international symposium on quality electronic design (isqed'05)","volume":"77 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-03-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"18","resultStr":"{\"title\":\"Deep submicron CMOS integrated circuit reliability simulation with SPICE\",\"authors\":\"Xiaojun Li, Bing Huang, J. Qin, X. Zhang, M. Talmor, Z. Gur, J. Bernstein\",\"doi\":\"10.1109/ISQED.2005.37\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The purpose of the paper is to introduce a new failure rate-based methodology for reliability simulation of deep submicron CMOS integrated circuits. Firstly, two of the state-of-the-art MOSFET degradation models are reviewed. They have been developed into reliability simulation tools and commercialized in industry for many years, however, their inherent limitations of characterizing circuit lifetime, including tedious processes for extracting device degradation parameters and model fitting parameters, impeded their wide applications in the product's front-end design process. Secondly, a set of accelerated lifetime models for the most important intrinsic silicon degradation mechanisms are proposed. These lifetime models correlate a device's electrical operating parameters to its mean time to failure (MTTF) in simple forms. Finally, a new failure rate-based SPICE reliability simulation methodology is developed, in which MTTF and failure in time (FIT) are the primary reliability parameters to be characterized. The power of this new reliability simulation method, due to its simplicity, makes it an important design-for-reliability tool for electronic product developers.\",\"PeriodicalId\":333840,\"journal\":{\"name\":\"Sixth international symposium on quality electronic design (isqed'05)\",\"volume\":\"77 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2005-03-21\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"18\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Sixth international symposium on quality electronic design (isqed'05)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISQED.2005.37\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Sixth international symposium on quality electronic design (isqed'05)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISQED.2005.37","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 18

摘要

本文的目的是介绍一种新的基于故障率的深亚微米CMOS集成电路可靠性仿真方法。首先,回顾了两种最先进的MOSFET退化模型。它们已经发展成为可靠性仿真工具并在工业上商业化多年,然而,它们在表征电路寿命方面的固有局限性,包括提取器件退化参数和模型拟合参数的繁琐过程,阻碍了它们在产品前端设计过程中的广泛应用。其次,对最重要的硅本征降解机制提出了一套加速寿命模型。这些寿命模型以简单的形式将设备的电气操作参数与其平均故障时间(MTTF)联系起来。最后,提出了一种基于故障率的SPICE可靠性仿真方法,其中MTTF和FIT是表征可靠性的主要参数。这种新的可靠性仿真方法由于其简单性,使其成为电子产品开发人员重要的可靠性设计工具。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Deep submicron CMOS integrated circuit reliability simulation with SPICE
The purpose of the paper is to introduce a new failure rate-based methodology for reliability simulation of deep submicron CMOS integrated circuits. Firstly, two of the state-of-the-art MOSFET degradation models are reviewed. They have been developed into reliability simulation tools and commercialized in industry for many years, however, their inherent limitations of characterizing circuit lifetime, including tedious processes for extracting device degradation parameters and model fitting parameters, impeded their wide applications in the product's front-end design process. Secondly, a set of accelerated lifetime models for the most important intrinsic silicon degradation mechanisms are proposed. These lifetime models correlate a device's electrical operating parameters to its mean time to failure (MTTF) in simple forms. Finally, a new failure rate-based SPICE reliability simulation methodology is developed, in which MTTF and failure in time (FIT) are the primary reliability parameters to be characterized. The power of this new reliability simulation method, due to its simplicity, makes it an important design-for-reliability tool for electronic product developers.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信