Anu Mathew, R. Dudek, A. Otto, C. Scherf, S. Rzepka, Nilavzhagan Subbiah, Kashmira Arvind Rane, J. Wilde
{"title":"烧结银互联功率器件寿命有限元模拟与实验研究","authors":"Anu Mathew, R. Dudek, A. Otto, C. Scherf, S. Rzepka, Nilavzhagan Subbiah, Kashmira Arvind Rane, J. Wilde","doi":"10.1109/EuroSimE52062.2021.9410877","DOIUrl":null,"url":null,"abstract":"In this paper, the research is focused on lifetime analysis and prediction of silver sintered power devices by experiment and numerical simulation. As researches are emerging on the field of lead-free interconnect technology, silver sintering become an alternative interconnect technology to standard solders. This technology differs from other interconnect technologies because of it’s improved thermal and mechanical properties. Aluminum cladded copper core (CucorAl) wires have been used to prevent early fail of top contacts. Material degradation due to thermal fatigue in the sintered silver still influences the reliability in the interconnect, in particular for high temperature swings upcoming with wide bandgap semiconductors. Plastic deformation is observed in sintered silver interconnect which depends on time and temperature. This research work presents combined experimental and finite element analysis (FEA) results for developing a lifetime model for the sintered silver power modules. Different parameters such as porosities on the sintered silver layer, substrates, plastic and creep constitutive laws, die thickness and sizes, should be considered during the development of lifetime model. In this investigation, Insulated-gate bipolar transistor (IGBT) chips are integrated on different substrates such as printed circuit board (PCB- Help H), insulated metal substrate (IMS), copper lead frame (Cu-lead frame) and direct copper bond (DCB) by silver sintered interconnect. Failure modes such as wire bond lift-off and die bond degradation are observed during this research.","PeriodicalId":198782,"journal":{"name":"2021 22nd International Conference on Thermal, Mechanical and Multi-Physics Simulation and Experiments in Microelectronics and Microsystems (EuroSimE)","volume":"60 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-04-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Lifetime modelling of sintered silver interconnected power devices by FEM and experiment\",\"authors\":\"Anu Mathew, R. Dudek, A. Otto, C. Scherf, S. Rzepka, Nilavzhagan Subbiah, Kashmira Arvind Rane, J. Wilde\",\"doi\":\"10.1109/EuroSimE52062.2021.9410877\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, the research is focused on lifetime analysis and prediction of silver sintered power devices by experiment and numerical simulation. As researches are emerging on the field of lead-free interconnect technology, silver sintering become an alternative interconnect technology to standard solders. This technology differs from other interconnect technologies because of it’s improved thermal and mechanical properties. Aluminum cladded copper core (CucorAl) wires have been used to prevent early fail of top contacts. Material degradation due to thermal fatigue in the sintered silver still influences the reliability in the interconnect, in particular for high temperature swings upcoming with wide bandgap semiconductors. Plastic deformation is observed in sintered silver interconnect which depends on time and temperature. This research work presents combined experimental and finite element analysis (FEA) results for developing a lifetime model for the sintered silver power modules. Different parameters such as porosities on the sintered silver layer, substrates, plastic and creep constitutive laws, die thickness and sizes, should be considered during the development of lifetime model. In this investigation, Insulated-gate bipolar transistor (IGBT) chips are integrated on different substrates such as printed circuit board (PCB- Help H), insulated metal substrate (IMS), copper lead frame (Cu-lead frame) and direct copper bond (DCB) by silver sintered interconnect. Failure modes such as wire bond lift-off and die bond degradation are observed during this research.\",\"PeriodicalId\":198782,\"journal\":{\"name\":\"2021 22nd International Conference on Thermal, Mechanical and Multi-Physics Simulation and Experiments in Microelectronics and Microsystems (EuroSimE)\",\"volume\":\"60 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-04-19\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 22nd International Conference on Thermal, Mechanical and Multi-Physics Simulation and Experiments in Microelectronics and Microsystems (EuroSimE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EuroSimE52062.2021.9410877\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 22nd International Conference on Thermal, Mechanical and Multi-Physics Simulation and Experiments in Microelectronics and Microsystems (EuroSimE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EuroSimE52062.2021.9410877","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4
摘要
本文采用实验和数值模拟相结合的方法对烧结银功率器件的寿命进行了分析和预测。随着无铅互连技术领域的研究不断深入,银烧结成为标准焊料的一种替代互连技术。这项技术不同于其他互连技术,因为它改善了热性能和机械性能。铝包铜芯(CucorAl)线被用来防止顶部触点的早期失效。由于烧结银的热疲劳导致的材料退化仍然会影响互连的可靠性,特别是对于宽带隙半导体即将到来的高温波动。烧结银互连体的塑性变形随时间和温度的变化而变化。本研究结合实验和有限元分析结果,建立了烧结银功率模块的寿命模型。在建立寿命模型时,应考虑不同的参数,如烧结银层的孔隙率、衬底、塑性和蠕变本构律、模具厚度和尺寸等。在这项研究中,绝缘栅双极晶体管(IGBT)芯片集成在不同的衬底上,如印刷电路板(PCB- Help H),绝缘金属衬底(IMS),铜引线框架(cu -引线框架)和直接铜键(DCB)通过银烧结互连。在研究过程中观察到钢丝键脱落和模具键退化等失效模式。
Lifetime modelling of sintered silver interconnected power devices by FEM and experiment
In this paper, the research is focused on lifetime analysis and prediction of silver sintered power devices by experiment and numerical simulation. As researches are emerging on the field of lead-free interconnect technology, silver sintering become an alternative interconnect technology to standard solders. This technology differs from other interconnect technologies because of it’s improved thermal and mechanical properties. Aluminum cladded copper core (CucorAl) wires have been used to prevent early fail of top contacts. Material degradation due to thermal fatigue in the sintered silver still influences the reliability in the interconnect, in particular for high temperature swings upcoming with wide bandgap semiconductors. Plastic deformation is observed in sintered silver interconnect which depends on time and temperature. This research work presents combined experimental and finite element analysis (FEA) results for developing a lifetime model for the sintered silver power modules. Different parameters such as porosities on the sintered silver layer, substrates, plastic and creep constitutive laws, die thickness and sizes, should be considered during the development of lifetime model. In this investigation, Insulated-gate bipolar transistor (IGBT) chips are integrated on different substrates such as printed circuit board (PCB- Help H), insulated metal substrate (IMS), copper lead frame (Cu-lead frame) and direct copper bond (DCB) by silver sintered interconnect. Failure modes such as wire bond lift-off and die bond degradation are observed during this research.