Michele Casubolo, M. Grassi, A. Lombardi, F. Maloberti, P. Malcovati
{"title":"具有背景偏移校准的每周期2位连续逼近ADC","authors":"Michele Casubolo, M. Grassi, A. Lombardi, F. Maloberti, P. Malcovati","doi":"10.1109/ICECS.2008.4674937","DOIUrl":null,"url":null,"abstract":"In this paper we present a 10-bit, two-bit per cycles successive-approximation A/D converter (ADC). The circuit, operated at 60 MHz clock frequency, achieves a sampling frequency of 10 MHz, requiring only 6 clock cycles to accomplish a conversion. The ADC exploits three comparators to resolve two bits during each conversion cycle. To avoid the severe performance degradation due to offset mismatches among the comparators, we developed a novel background offset calibration technique. During the input signal sampling phase, when the comparators would otherwise be idle, we reconfigure the circuit to implement three one-bit per cycle, 8-bit successive-approximation ADCs, which within 8 conversion cycles measure the offset of each comparator. The effect of the comparator offset is then canceled in the digital domain. Simulation results confirm the effectiveness of the proposed solution, allowing to achieve 10 bits of resolutions even in the presence of large offsets in the comparators.","PeriodicalId":404629,"journal":{"name":"2008 15th IEEE International Conference on Electronics, Circuits and Systems","volume":"25 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-11-17","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":"{\"title\":\"A two-bit-per-cycle successive-approximation ADC with background offset calibration\",\"authors\":\"Michele Casubolo, M. Grassi, A. Lombardi, F. Maloberti, P. Malcovati\",\"doi\":\"10.1109/ICECS.2008.4674937\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper we present a 10-bit, two-bit per cycles successive-approximation A/D converter (ADC). The circuit, operated at 60 MHz clock frequency, achieves a sampling frequency of 10 MHz, requiring only 6 clock cycles to accomplish a conversion. The ADC exploits three comparators to resolve two bits during each conversion cycle. To avoid the severe performance degradation due to offset mismatches among the comparators, we developed a novel background offset calibration technique. During the input signal sampling phase, when the comparators would otherwise be idle, we reconfigure the circuit to implement three one-bit per cycle, 8-bit successive-approximation ADCs, which within 8 conversion cycles measure the offset of each comparator. The effect of the comparator offset is then canceled in the digital domain. Simulation results confirm the effectiveness of the proposed solution, allowing to achieve 10 bits of resolutions even in the presence of large offsets in the comparators.\",\"PeriodicalId\":404629,\"journal\":{\"name\":\"2008 15th IEEE International Conference on Electronics, Circuits and Systems\",\"volume\":\"25 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-11-17\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"7\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 15th IEEE International Conference on Electronics, Circuits and Systems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICECS.2008.4674937\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 15th IEEE International Conference on Electronics, Circuits and Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICECS.2008.4674937","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A two-bit-per-cycle successive-approximation ADC with background offset calibration
In this paper we present a 10-bit, two-bit per cycles successive-approximation A/D converter (ADC). The circuit, operated at 60 MHz clock frequency, achieves a sampling frequency of 10 MHz, requiring only 6 clock cycles to accomplish a conversion. The ADC exploits three comparators to resolve two bits during each conversion cycle. To avoid the severe performance degradation due to offset mismatches among the comparators, we developed a novel background offset calibration technique. During the input signal sampling phase, when the comparators would otherwise be idle, we reconfigure the circuit to implement three one-bit per cycle, 8-bit successive-approximation ADCs, which within 8 conversion cycles measure the offset of each comparator. The effect of the comparator offset is then canceled in the digital domain. Simulation results confirm the effectiveness of the proposed solution, allowing to achieve 10 bits of resolutions even in the presence of large offsets in the comparators.