凹凸基板模级烧蚀载体的机械和电气评价

P. Thompson, M. Begay, S. Lindsey, D. Vanoverloop, B. Vasquez, S. Walker, B. Williams
{"title":"凹凸基板模级烧蚀载体的机械和电气评价","authors":"P. Thompson, M. Begay, S. Lindsey, D. Vanoverloop, B. Vasquez, S. Walker, B. Williams","doi":"10.1109/ECTC.1994.367594","DOIUrl":null,"url":null,"abstract":"A high-yield die supply has been identified as a key requirement for the viability of commercial multichip modules (MCM). The result of die or wafer level test and burn-in, (beyond the level of historical wafer probe), to provide dice with performance and reliability levels equivalent to single chip packaged dice is commonly called known good die (KGD). There are many proposed methods to obtain KGD, at varying levels of maturity, and with varying levels of cost, complexity, and potential impact on device performance and reliability. In this paper, we describe the mechanical and electrical evaluation of a temporary die-level burn-in carrier designed for use in providing known good dice. Three device types are used in this evaluation to explore the limitations of the carrier system under evaluation: a 1 M DRAM, a 128 k/spl times/8 SRAM, and a 56 k gate ASIC. Die size, and bond pad count, size and pitch all impact the applicability of the carrier system under evaluation. Mechanical evaluations performed to date include measurements of critical carrier features such as bump height, die alignment structure placement and bond pad damage caused by the carrier contacts. Electrical evaluations include continuity and electrical test performance at multiple temperatures.<<ETX>>","PeriodicalId":344532,"journal":{"name":"1994 Proceedings. 44th Electronic Components and Technology Conference","volume":"30 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1994-05-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Mechanical and electrical evaluation of a bumped-substrate die-level burn-in carrier\",\"authors\":\"P. Thompson, M. Begay, S. Lindsey, D. Vanoverloop, B. Vasquez, S. Walker, B. Williams\",\"doi\":\"10.1109/ECTC.1994.367594\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A high-yield die supply has been identified as a key requirement for the viability of commercial multichip modules (MCM). The result of die or wafer level test and burn-in, (beyond the level of historical wafer probe), to provide dice with performance and reliability levels equivalent to single chip packaged dice is commonly called known good die (KGD). There are many proposed methods to obtain KGD, at varying levels of maturity, and with varying levels of cost, complexity, and potential impact on device performance and reliability. In this paper, we describe the mechanical and electrical evaluation of a temporary die-level burn-in carrier designed for use in providing known good dice. Three device types are used in this evaluation to explore the limitations of the carrier system under evaluation: a 1 M DRAM, a 128 k/spl times/8 SRAM, and a 56 k gate ASIC. Die size, and bond pad count, size and pitch all impact the applicability of the carrier system under evaluation. Mechanical evaluations performed to date include measurements of critical carrier features such as bump height, die alignment structure placement and bond pad damage caused by the carrier contacts. Electrical evaluations include continuity and electrical test performance at multiple temperatures.<<ETX>>\",\"PeriodicalId\":344532,\"journal\":{\"name\":\"1994 Proceedings. 44th Electronic Components and Technology Conference\",\"volume\":\"30 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1994-05-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"1994 Proceedings. 44th Electronic Components and Technology Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ECTC.1994.367594\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"1994 Proceedings. 44th Electronic Components and Technology Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ECTC.1994.367594","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

摘要

高产量的模具供应已被确定为商业多芯片模块(MCM)可行性的关键要求。通过晶片级或晶片级测试和老化的结果,(超越历史晶片探测的水平),提供与单芯片封装的晶片性能和可靠性水平相当的晶片通常被称为已知好晶片(KGD)。有许多获得KGD的建议方法,它们的成熟度不同,成本、复杂性和对设备性能和可靠性的潜在影响也不同。在本文中,我们描述了一个临时模级烧蚀载体设计用于提供已知的好骰子的机械和电气评价。在本次评估中使用了三种器件类型来探索被评估载波系统的局限性:1 M DRAM, 128 k/spl times/8 SRAM和56 k栅极ASIC。模具尺寸、粘结垫数量、尺寸和间距都会影响所评估的载体系统的适用性。迄今为止进行的机械评估包括对关键载体特征的测量,如凹凸高度、模具对准结构位置和由载体接触引起的键合垫损坏。电气评估包括在多个温度下的连续性和电气测试性能。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Mechanical and electrical evaluation of a bumped-substrate die-level burn-in carrier
A high-yield die supply has been identified as a key requirement for the viability of commercial multichip modules (MCM). The result of die or wafer level test and burn-in, (beyond the level of historical wafer probe), to provide dice with performance and reliability levels equivalent to single chip packaged dice is commonly called known good die (KGD). There are many proposed methods to obtain KGD, at varying levels of maturity, and with varying levels of cost, complexity, and potential impact on device performance and reliability. In this paper, we describe the mechanical and electrical evaluation of a temporary die-level burn-in carrier designed for use in providing known good dice. Three device types are used in this evaluation to explore the limitations of the carrier system under evaluation: a 1 M DRAM, a 128 k/spl times/8 SRAM, and a 56 k gate ASIC. Die size, and bond pad count, size and pitch all impact the applicability of the carrier system under evaluation. Mechanical evaluations performed to date include measurements of critical carrier features such as bump height, die alignment structure placement and bond pad damage caused by the carrier contacts. Electrical evaluations include continuity and electrical test performance at multiple temperatures.<>
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信