低复杂度Reed-Solomon解码器

Nan Jiang, Kewu Peng, Zhixing Yang
{"title":"低复杂度Reed-Solomon解码器","authors":"Nan Jiang, Kewu Peng, Zhixing Yang","doi":"10.1109/ICCSC.2008.67","DOIUrl":null,"url":null,"abstract":"A new low-complexity Reed-Solomon decoder is presented in this paper. The proposed RS decoder features a novel time-sharing scheme of decoding elements, and thus a low complexity for hardware implementation. After existing RS decoding algorithms are investigated, the algorithms with lower complexities are introduced in the decoder. The regular architecture for inversion-free Berlekamp-Massey algorithm of finding the error-locator polynomial is employed and further exploited for computing syndromes and determining the error pattern, two other phases of RS decoding. As shown in synthesis results, the FPGA resource is reduced by about 75% in contrast to that of the conventional decoder. Attaining significant reduction of hardware complexity, the proposed decoding architecture is competent for efficiency-demanding systems, in particular for wireless and mobile communication systems.","PeriodicalId":137660,"journal":{"name":"2008 4th IEEE International Conference on Circuits and Systems for Communications","volume":"1995 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-05-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"A Low-Complexity Reed-Solomon Decoder\",\"authors\":\"Nan Jiang, Kewu Peng, Zhixing Yang\",\"doi\":\"10.1109/ICCSC.2008.67\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A new low-complexity Reed-Solomon decoder is presented in this paper. The proposed RS decoder features a novel time-sharing scheme of decoding elements, and thus a low complexity for hardware implementation. After existing RS decoding algorithms are investigated, the algorithms with lower complexities are introduced in the decoder. The regular architecture for inversion-free Berlekamp-Massey algorithm of finding the error-locator polynomial is employed and further exploited for computing syndromes and determining the error pattern, two other phases of RS decoding. As shown in synthesis results, the FPGA resource is reduced by about 75% in contrast to that of the conventional decoder. Attaining significant reduction of hardware complexity, the proposed decoding architecture is competent for efficiency-demanding systems, in particular for wireless and mobile communication systems.\",\"PeriodicalId\":137660,\"journal\":{\"name\":\"2008 4th IEEE International Conference on Circuits and Systems for Communications\",\"volume\":\"1995 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-05-26\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 4th IEEE International Conference on Circuits and Systems for Communications\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICCSC.2008.67\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 4th IEEE International Conference on Circuits and Systems for Communications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCSC.2008.67","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

本文提出了一种新的低复杂度Reed-Solomon解码器。所提出的RS解码器具有新颖的解码单元分时方案,从而降低了硬件实现的复杂度。在研究了现有RS译码算法的基础上,在解码器中引入了复杂度较低的算法。使用查找错误定位多项式的无反转Berlekamp-Massey算法的规则架构,并进一步用于计算综合征和确定错误模式,这是RS解码的另外两个阶段。综合结果显示,与传统解码器相比,FPGA资源减少了约75%。由于大大降低了硬件的复杂性,所提出的解码体系结构适用于对效率要求很高的系统,特别是无线和移动通信系统。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A Low-Complexity Reed-Solomon Decoder
A new low-complexity Reed-Solomon decoder is presented in this paper. The proposed RS decoder features a novel time-sharing scheme of decoding elements, and thus a low complexity for hardware implementation. After existing RS decoding algorithms are investigated, the algorithms with lower complexities are introduced in the decoder. The regular architecture for inversion-free Berlekamp-Massey algorithm of finding the error-locator polynomial is employed and further exploited for computing syndromes and determining the error pattern, two other phases of RS decoding. As shown in synthesis results, the FPGA resource is reduced by about 75% in contrast to that of the conventional decoder. Attaining significant reduction of hardware complexity, the proposed decoding architecture is competent for efficiency-demanding systems, in particular for wireless and mobile communication systems.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信