K. SiddharthR., R. Sunil, Nithin Y. B. Kumar, M. H. Vasantha, E. Bonizzoni
{"title":"一种用于监控摄像机的异步模数转换器","authors":"K. SiddharthR., R. Sunil, Nithin Y. B. Kumar, M. H. Vasantha, E. Bonizzoni","doi":"10.1109/ISVLSI.2018.00039","DOIUrl":null,"url":null,"abstract":"This paper proposes an asynchronous analog to digital converter (ADC) for surveillance camera applications. The proposed architecture is based on non-uniform sampling, whose sampling instants depend on the amplitude of the input voltage. The proposed design has the power performance advantage for an input voltage close to the upper reference voltage. Thus, the proposed architecture is suitable for the applications in which the input signal rarely assumes voltage values closer to the lower reference voltage. The design is simulated, at the transistor level, in a 180-nm CMOS technology. The results show that about 96.7% of the power can be saved in the best case (input voltage in the vicinity of upper reference voltage) when compared to a conventional flash ADC.","PeriodicalId":114330,"journal":{"name":"2018 IEEE Computer Society Annual Symposium on VLSI (ISVLSI)","volume":"45 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-07-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"An Asynchronous Analog to Digital Converter for Surveillance Camera Applications\",\"authors\":\"K. SiddharthR., R. Sunil, Nithin Y. B. Kumar, M. H. Vasantha, E. Bonizzoni\",\"doi\":\"10.1109/ISVLSI.2018.00039\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper proposes an asynchronous analog to digital converter (ADC) for surveillance camera applications. The proposed architecture is based on non-uniform sampling, whose sampling instants depend on the amplitude of the input voltage. The proposed design has the power performance advantage for an input voltage close to the upper reference voltage. Thus, the proposed architecture is suitable for the applications in which the input signal rarely assumes voltage values closer to the lower reference voltage. The design is simulated, at the transistor level, in a 180-nm CMOS technology. The results show that about 96.7% of the power can be saved in the best case (input voltage in the vicinity of upper reference voltage) when compared to a conventional flash ADC.\",\"PeriodicalId\":114330,\"journal\":{\"name\":\"2018 IEEE Computer Society Annual Symposium on VLSI (ISVLSI)\",\"volume\":\"45 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-07-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 IEEE Computer Society Annual Symposium on VLSI (ISVLSI)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISVLSI.2018.00039\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE Computer Society Annual Symposium on VLSI (ISVLSI)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISVLSI.2018.00039","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
An Asynchronous Analog to Digital Converter for Surveillance Camera Applications
This paper proposes an asynchronous analog to digital converter (ADC) for surveillance camera applications. The proposed architecture is based on non-uniform sampling, whose sampling instants depend on the amplitude of the input voltage. The proposed design has the power performance advantage for an input voltage close to the upper reference voltage. Thus, the proposed architecture is suitable for the applications in which the input signal rarely assumes voltage values closer to the lower reference voltage. The design is simulated, at the transistor level, in a 180-nm CMOS technology. The results show that about 96.7% of the power can be saved in the best case (input voltage in the vicinity of upper reference voltage) when compared to a conventional flash ADC.