{"title":"100Ms/s 12位1.8V低功率开关电容A/B类采样保持放大器","authors":"Ko-Chi Kuo, Bo Chen","doi":"10.1109/ISNE.2010.5669172","DOIUrl":null,"url":null,"abstract":"The sample and hold amplifier plays an important role in the front end of an analog to digital converter. In this work, a low power, high resolution, and high speed sample and hold amplifier is presented. The architecture of the proposed mainly adapts the class A/B folded cascode amplifier with a gain boosting technique and a switch capacitor common mode feedback scheme. The performance comparisons among different designs show that the proposed work achieves the lowest power consumption. The operation speed of the proposed design is 100Ms/s for a 12-bit resolution ADC by using the TSMC 0.18-µm CMOS technology process and 1.8V power supply.","PeriodicalId":412093,"journal":{"name":"2010 International Symposium on Next Generation Electronics","volume":"36 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-12-17","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A 100Ms/s 12-bit 1.8V low power switched capacitor class A/B sample-and-hold amplifier\",\"authors\":\"Ko-Chi Kuo, Bo Chen\",\"doi\":\"10.1109/ISNE.2010.5669172\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The sample and hold amplifier plays an important role in the front end of an analog to digital converter. In this work, a low power, high resolution, and high speed sample and hold amplifier is presented. The architecture of the proposed mainly adapts the class A/B folded cascode amplifier with a gain boosting technique and a switch capacitor common mode feedback scheme. The performance comparisons among different designs show that the proposed work achieves the lowest power consumption. The operation speed of the proposed design is 100Ms/s for a 12-bit resolution ADC by using the TSMC 0.18-µm CMOS technology process and 1.8V power supply.\",\"PeriodicalId\":412093,\"journal\":{\"name\":\"2010 International Symposium on Next Generation Electronics\",\"volume\":\"36 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2010-12-17\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2010 International Symposium on Next Generation Electronics\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISNE.2010.5669172\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 International Symposium on Next Generation Electronics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISNE.2010.5669172","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A 100Ms/s 12-bit 1.8V low power switched capacitor class A/B sample-and-hold amplifier
The sample and hold amplifier plays an important role in the front end of an analog to digital converter. In this work, a low power, high resolution, and high speed sample and hold amplifier is presented. The architecture of the proposed mainly adapts the class A/B folded cascode amplifier with a gain boosting technique and a switch capacitor common mode feedback scheme. The performance comparisons among different designs show that the proposed work achieves the lowest power consumption. The operation speed of the proposed design is 100Ms/s for a 12-bit resolution ADC by using the TSMC 0.18-µm CMOS technology process and 1.8V power supply.