{"title":"锁相环中二元鉴相器的非线性分析","authors":"L. Ni, X. Xu","doi":"10.1109/RFIT.2014.6933253","DOIUrl":null,"url":null,"abstract":"Clock Data Recovery (CDR) circuits based on binary phase detector gained popularity in the last decade. In this paper, nonlinear control theory, specifically describing function, is employed to analyze the stability of PLL circuits for both ideal binary phase detector (BPD) and BPD with consideration of metastability. The significance of loop delay and metastability are discussed. The derived results can be used to guide the loop design.","PeriodicalId":281858,"journal":{"name":"2014 IEEE International Symposium on Radio-Frequency Integration Technology","volume":"26 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-10-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Analyzing the nonlinearity of binary phase detector in phase-locked loops\",\"authors\":\"L. Ni, X. Xu\",\"doi\":\"10.1109/RFIT.2014.6933253\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Clock Data Recovery (CDR) circuits based on binary phase detector gained popularity in the last decade. In this paper, nonlinear control theory, specifically describing function, is employed to analyze the stability of PLL circuits for both ideal binary phase detector (BPD) and BPD with consideration of metastability. The significance of loop delay and metastability are discussed. The derived results can be used to guide the loop design.\",\"PeriodicalId\":281858,\"journal\":{\"name\":\"2014 IEEE International Symposium on Radio-Frequency Integration Technology\",\"volume\":\"26 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-10-23\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2014 IEEE International Symposium on Radio-Frequency Integration Technology\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/RFIT.2014.6933253\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 IEEE International Symposium on Radio-Frequency Integration Technology","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RFIT.2014.6933253","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Analyzing the nonlinearity of binary phase detector in phase-locked loops
Clock Data Recovery (CDR) circuits based on binary phase detector gained popularity in the last decade. In this paper, nonlinear control theory, specifically describing function, is employed to analyze the stability of PLL circuits for both ideal binary phase detector (BPD) and BPD with consideration of metastability. The significance of loop delay and metastability are discussed. The derived results can be used to guide the loop design.