使用垂直纳米线的细粒度三维集成电路结构

Mostafizur Rahman, S. Khasanvis, Jiajun Shi, Mingyu Li, C. A. Moritz
{"title":"使用垂直纳米线的细粒度三维集成电路结构","authors":"Mostafizur Rahman, S. Khasanvis, Jiajun Shi, Mingyu Li, C. A. Moritz","doi":"10.1109/3DIC.2015.7334563","DOIUrl":null,"url":null,"abstract":"Continuous scaling of CMOS to sub-20nm technologies is proving to be challenging as MOSFETs are reaching fundamental limits and interconnection bottleneck is dominating IC power and performance. Migrating to fine-grained 3-D, to advance scaling, has been elusive due to incompatibility of CMOS in 3-D. We propose a new 3-D IC fabric, called Skybridge that addresses device, circuit, connectivity, heat management and manufacturing requirements in integrated 3D compatible manner. Our bottom-up evaluations accounting for material structures, manufacturing process, device, and circuit parasitics, reveal 60.5x density, and 16.5x performance/Watts benefits compared to CMOS for a 16-bit CLA. Experimental demonstration of the core device concept and key manufacturing steps mitigate technology risks.","PeriodicalId":253726,"journal":{"name":"2015 International 3D Systems Integration Conference (3DIC)","volume":"29 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-11-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"10","resultStr":"{\"title\":\"Fine-grained 3-D integrated circuit fabric using vertical nanowires\",\"authors\":\"Mostafizur Rahman, S. Khasanvis, Jiajun Shi, Mingyu Li, C. A. Moritz\",\"doi\":\"10.1109/3DIC.2015.7334563\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Continuous scaling of CMOS to sub-20nm technologies is proving to be challenging as MOSFETs are reaching fundamental limits and interconnection bottleneck is dominating IC power and performance. Migrating to fine-grained 3-D, to advance scaling, has been elusive due to incompatibility of CMOS in 3-D. We propose a new 3-D IC fabric, called Skybridge that addresses device, circuit, connectivity, heat management and manufacturing requirements in integrated 3D compatible manner. Our bottom-up evaluations accounting for material structures, manufacturing process, device, and circuit parasitics, reveal 60.5x density, and 16.5x performance/Watts benefits compared to CMOS for a 16-bit CLA. Experimental demonstration of the core device concept and key manufacturing steps mitigate technology risks.\",\"PeriodicalId\":253726,\"journal\":{\"name\":\"2015 International 3D Systems Integration Conference (3DIC)\",\"volume\":\"29 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-11-23\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"10\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 International 3D Systems Integration Conference (3DIC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/3DIC.2015.7334563\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 International 3D Systems Integration Conference (3DIC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/3DIC.2015.7334563","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 10

摘要

由于mosfet正在达到基本极限,并且互连瓶颈正在主导IC功率和性能,因此将CMOS持续缩放到低于20nm的技术被证明是具有挑战性的。由于CMOS在3-D中的不兼容性,迁移到细粒度3-D以推进缩放一直是难以捉摸的。我们提出了一种新的3-D IC结构,称为Skybridge,以集成的3D兼容方式解决设备,电路,连接,热管理和制造要求。我们对材料结构、制造工艺、器件和电路寄生进行了自下而上的评估,结果显示,与CMOS相比,16位CLA的密度为60.5倍,性能/瓦数为16.5倍。核心器件概念和关键制造步骤的实验演示降低了技术风险。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Fine-grained 3-D integrated circuit fabric using vertical nanowires
Continuous scaling of CMOS to sub-20nm technologies is proving to be challenging as MOSFETs are reaching fundamental limits and interconnection bottleneck is dominating IC power and performance. Migrating to fine-grained 3-D, to advance scaling, has been elusive due to incompatibility of CMOS in 3-D. We propose a new 3-D IC fabric, called Skybridge that addresses device, circuit, connectivity, heat management and manufacturing requirements in integrated 3D compatible manner. Our bottom-up evaluations accounting for material structures, manufacturing process, device, and circuit parasitics, reveal 60.5x density, and 16.5x performance/Watts benefits compared to CMOS for a 16-bit CLA. Experimental demonstration of the core device concept and key manufacturing steps mitigate technology risks.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信