Mostafizur Rahman, S. Khasanvis, Jiajun Shi, Mingyu Li, C. A. Moritz
{"title":"使用垂直纳米线的细粒度三维集成电路结构","authors":"Mostafizur Rahman, S. Khasanvis, Jiajun Shi, Mingyu Li, C. A. Moritz","doi":"10.1109/3DIC.2015.7334563","DOIUrl":null,"url":null,"abstract":"Continuous scaling of CMOS to sub-20nm technologies is proving to be challenging as MOSFETs are reaching fundamental limits and interconnection bottleneck is dominating IC power and performance. Migrating to fine-grained 3-D, to advance scaling, has been elusive due to incompatibility of CMOS in 3-D. We propose a new 3-D IC fabric, called Skybridge that addresses device, circuit, connectivity, heat management and manufacturing requirements in integrated 3D compatible manner. Our bottom-up evaluations accounting for material structures, manufacturing process, device, and circuit parasitics, reveal 60.5x density, and 16.5x performance/Watts benefits compared to CMOS for a 16-bit CLA. Experimental demonstration of the core device concept and key manufacturing steps mitigate technology risks.","PeriodicalId":253726,"journal":{"name":"2015 International 3D Systems Integration Conference (3DIC)","volume":"29 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-11-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"10","resultStr":"{\"title\":\"Fine-grained 3-D integrated circuit fabric using vertical nanowires\",\"authors\":\"Mostafizur Rahman, S. Khasanvis, Jiajun Shi, Mingyu Li, C. A. Moritz\",\"doi\":\"10.1109/3DIC.2015.7334563\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Continuous scaling of CMOS to sub-20nm technologies is proving to be challenging as MOSFETs are reaching fundamental limits and interconnection bottleneck is dominating IC power and performance. Migrating to fine-grained 3-D, to advance scaling, has been elusive due to incompatibility of CMOS in 3-D. We propose a new 3-D IC fabric, called Skybridge that addresses device, circuit, connectivity, heat management and manufacturing requirements in integrated 3D compatible manner. Our bottom-up evaluations accounting for material structures, manufacturing process, device, and circuit parasitics, reveal 60.5x density, and 16.5x performance/Watts benefits compared to CMOS for a 16-bit CLA. Experimental demonstration of the core device concept and key manufacturing steps mitigate technology risks.\",\"PeriodicalId\":253726,\"journal\":{\"name\":\"2015 International 3D Systems Integration Conference (3DIC)\",\"volume\":\"29 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-11-23\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"10\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 International 3D Systems Integration Conference (3DIC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/3DIC.2015.7334563\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 International 3D Systems Integration Conference (3DIC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/3DIC.2015.7334563","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Fine-grained 3-D integrated circuit fabric using vertical nanowires
Continuous scaling of CMOS to sub-20nm technologies is proving to be challenging as MOSFETs are reaching fundamental limits and interconnection bottleneck is dominating IC power and performance. Migrating to fine-grained 3-D, to advance scaling, has been elusive due to incompatibility of CMOS in 3-D. We propose a new 3-D IC fabric, called Skybridge that addresses device, circuit, connectivity, heat management and manufacturing requirements in integrated 3D compatible manner. Our bottom-up evaluations accounting for material structures, manufacturing process, device, and circuit parasitics, reveal 60.5x density, and 16.5x performance/Watts benefits compared to CMOS for a 16-bit CLA. Experimental demonstration of the core device concept and key manufacturing steps mitigate technology risks.