PBGA芯片级封装的热应力与可靠性研究

B. Z. Hong, L. Su
{"title":"PBGA芯片级封装的热应力与可靠性研究","authors":"B. Z. Hong, L. Su","doi":"10.1109/ECTC.1998.678740","DOIUrl":null,"url":null,"abstract":"Thermomechanical analysis using the nonlinear finite element method was performed to study the thermal stresses and reliability problems of a flip chip plastic ball grid array (PBGA) chip scale package (CSP). The package under investigation has the fully populated PBGA solder joints in an array pitch of 1.27 mm. A cyclic temperature load of 0-100/spl deg/C at a frequency of 2 cycles per hour was applied to the modeled package. The dependence of solder joint reliability on the CSP configuration and the use of mold compound was demonstrated for various chip sizes varying from 5 mm to 20 mm. The analysis results show that the chip-outline solder joint may fail earlier than any other solder joint in the modeled package. This confirms both experimental and modeling observations in the literature that the interior PBGA solder joint failure is mainly caused by the thermally induced warpage of organic-based package. It is contrary to the classical DNP theory used in predicting the fatigue failure location and mechanism of solder joints in the ceramic-based packages. The overmold flip chip PBGA chip scale package has a mean thermal fatigue life of the first failed solder joint that is approximately 1.2/spl times/ that of the standard flip chip PBGA scale package without overmold.","PeriodicalId":422475,"journal":{"name":"1998 Proceedings. 48th Electronic Components and Technology Conference (Cat. No.98CH36206)","volume":"13 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1998-05-25","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"28","resultStr":"{\"title\":\"On thermal stresses and reliability of a PBGA chip scale package\",\"authors\":\"B. Z. Hong, L. Su\",\"doi\":\"10.1109/ECTC.1998.678740\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Thermomechanical analysis using the nonlinear finite element method was performed to study the thermal stresses and reliability problems of a flip chip plastic ball grid array (PBGA) chip scale package (CSP). The package under investigation has the fully populated PBGA solder joints in an array pitch of 1.27 mm. A cyclic temperature load of 0-100/spl deg/C at a frequency of 2 cycles per hour was applied to the modeled package. The dependence of solder joint reliability on the CSP configuration and the use of mold compound was demonstrated for various chip sizes varying from 5 mm to 20 mm. The analysis results show that the chip-outline solder joint may fail earlier than any other solder joint in the modeled package. This confirms both experimental and modeling observations in the literature that the interior PBGA solder joint failure is mainly caused by the thermally induced warpage of organic-based package. It is contrary to the classical DNP theory used in predicting the fatigue failure location and mechanism of solder joints in the ceramic-based packages. The overmold flip chip PBGA chip scale package has a mean thermal fatigue life of the first failed solder joint that is approximately 1.2/spl times/ that of the standard flip chip PBGA scale package without overmold.\",\"PeriodicalId\":422475,\"journal\":{\"name\":\"1998 Proceedings. 48th Electronic Components and Technology Conference (Cat. No.98CH36206)\",\"volume\":\"13 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1998-05-25\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"28\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"1998 Proceedings. 48th Electronic Components and Technology Conference (Cat. No.98CH36206)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ECTC.1998.678740\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"1998 Proceedings. 48th Electronic Components and Technology Conference (Cat. No.98CH36206)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ECTC.1998.678740","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 28

摘要

采用非线性有限元方法对倒装塑料球栅阵列(PBGA)芯片规模封装(CSP)的热应力和可靠性问题进行了热力学分析。所研究的封装具有完全填充的PBGA焊点,其阵列间距为1.27 mm。对模型封装施加0-100/spl度/C的循环温度载荷,频率为每小时2次。对于从5毫米到20毫米的各种芯片尺寸,焊点可靠性取决于CSP配置和模具化合物的使用。分析结果表明,芯片轮廓焊点比模型封装中的其他焊点更早失效。这证实了文献中的实验和模型观察结果,即PBGA内部焊点失效主要是由有机基封装的热致翘曲引起的。这与传统的DNP理论预测陶瓷基封装中焊点疲劳失效的位置和机理是相反的。覆模倒装芯片PBGA芯片规模封装具有第一个失效焊点的平均热疲劳寿命,大约是没有覆模的标准倒装芯片PBGA规模封装的1.2/spl倍。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
On thermal stresses and reliability of a PBGA chip scale package
Thermomechanical analysis using the nonlinear finite element method was performed to study the thermal stresses and reliability problems of a flip chip plastic ball grid array (PBGA) chip scale package (CSP). The package under investigation has the fully populated PBGA solder joints in an array pitch of 1.27 mm. A cyclic temperature load of 0-100/spl deg/C at a frequency of 2 cycles per hour was applied to the modeled package. The dependence of solder joint reliability on the CSP configuration and the use of mold compound was demonstrated for various chip sizes varying from 5 mm to 20 mm. The analysis results show that the chip-outline solder joint may fail earlier than any other solder joint in the modeled package. This confirms both experimental and modeling observations in the literature that the interior PBGA solder joint failure is mainly caused by the thermally induced warpage of organic-based package. It is contrary to the classical DNP theory used in predicting the fatigue failure location and mechanism of solder joints in the ceramic-based packages. The overmold flip chip PBGA chip scale package has a mean thermal fatigue life of the first failed solder joint that is approximately 1.2/spl times/ that of the standard flip chip PBGA scale package without overmold.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信