采样抖动对离散时间接收机的影响

M. Inamori, A. Bostamam, Y. Sanada
{"title":"采样抖动对离散时间接收机的影响","authors":"M. Inamori, A. Bostamam, Y. Sanada","doi":"10.1109/PIMRC.2005.1651871","DOIUrl":null,"url":null,"abstract":"In software defined radio (SDR), implementation of RF front-end and analog-to-digital converter (ADC) is an important issue. One type of new schemes proposed for SDR is discrete time receiver (DTR), which processes analog signal directly. In the DTR architecture, the received signal is sampled at radio frequency (RF) and channel selection and demodulation are carried out in the digital domain. This architecture achieves reduction of on-chip components and enables one-chip receiver. However, in this architecture, the sampling jitter generated from phase noise of phase locked loop (PLL) may deteriorate the performance. In this paper, the phase noise of the PLL is modeled and the influence of the phase noise to the DTR is analyzed. Moreover, the performance of the DTR is evaluated in terms of modulation schemes and signal bandwidth","PeriodicalId":248766,"journal":{"name":"2005 IEEE 16th International Symposium on Personal, Indoor and Mobile Radio Communications","volume":"42 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Influence of sampling jitter on discrete time receiver\",\"authors\":\"M. Inamori, A. Bostamam, Y. Sanada\",\"doi\":\"10.1109/PIMRC.2005.1651871\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In software defined radio (SDR), implementation of RF front-end and analog-to-digital converter (ADC) is an important issue. One type of new schemes proposed for SDR is discrete time receiver (DTR), which processes analog signal directly. In the DTR architecture, the received signal is sampled at radio frequency (RF) and channel selection and demodulation are carried out in the digital domain. This architecture achieves reduction of on-chip components and enables one-chip receiver. However, in this architecture, the sampling jitter generated from phase noise of phase locked loop (PLL) may deteriorate the performance. In this paper, the phase noise of the PLL is modeled and the influence of the phase noise to the DTR is analyzed. Moreover, the performance of the DTR is evaluated in terms of modulation schemes and signal bandwidth\",\"PeriodicalId\":248766,\"journal\":{\"name\":\"2005 IEEE 16th International Symposium on Personal, Indoor and Mobile Radio Communications\",\"volume\":\"42 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2005-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2005 IEEE 16th International Symposium on Personal, Indoor and Mobile Radio Communications\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/PIMRC.2005.1651871\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2005 IEEE 16th International Symposium on Personal, Indoor and Mobile Radio Communications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/PIMRC.2005.1651871","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

在软件定义无线电(SDR)中,射频前端和模数转换器(ADC)的实现是一个重要问题。针对SDR提出的一种新方案是直接处理模拟信号的离散时间接收机(DTR)。在DTR体系结构中,接收信号在射频(RF)处采样,在数字域进行信道选择和解调。该架构实现了片上组件的减少,实现了单片接收。然而,在这种结构中,锁相环的相位噪声产生的采样抖动可能会降低性能。本文对锁相环的相位噪声进行了建模,分析了相位噪声对DTR的影响。此外,还从调制方案和信号带宽两方面对DTR的性能进行了评价
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Influence of sampling jitter on discrete time receiver
In software defined radio (SDR), implementation of RF front-end and analog-to-digital converter (ADC) is an important issue. One type of new schemes proposed for SDR is discrete time receiver (DTR), which processes analog signal directly. In the DTR architecture, the received signal is sampled at radio frequency (RF) and channel selection and demodulation are carried out in the digital domain. This architecture achieves reduction of on-chip components and enables one-chip receiver. However, in this architecture, the sampling jitter generated from phase noise of phase locked loop (PLL) may deteriorate the performance. In this paper, the phase noise of the PLL is modeled and the influence of the phase noise to the DTR is analyzed. Moreover, the performance of the DTR is evaluated in terms of modulation schemes and signal bandwidth
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信