{"title":"增强时间可测试性及其对设计和测试生成的影响","authors":"S. Baeg, W. A. Rogers","doi":"10.1109/ICEDTM.1994.496104","DOIUrl":null,"url":null,"abstract":"Increasing controllability in the time dimension (CTD) helps test\ngeneration either by temporarily reducing the search space through\nfreezing state variables or by simplifying the time-frame-expansion. CTD\ncan be increased via controlling clock lines through a well defined DFT\nscheme, called clock line control (CLC). The design issues for\ncontrolling clock lines have been addressed. CLC can be extended to test\ndelay faults without causing the test vector application problems as in\nscan design. Experimental results using ISCAS-89 circuits are shown.\nBetter fault coverage with shorter ATG time have been achieved for the\ncircuits with enhanced CTD","PeriodicalId":319739,"journal":{"name":"Proceedings of 3rd International Workshop on the Economics of Design, Test and Manufacturing","volume":"9 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1994-05-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Enhancing temporal testability and its effects on design and test generation\",\"authors\":\"S. Baeg, W. A. Rogers\",\"doi\":\"10.1109/ICEDTM.1994.496104\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Increasing controllability in the time dimension (CTD) helps test\\ngeneration either by temporarily reducing the search space through\\nfreezing state variables or by simplifying the time-frame-expansion. CTD\\ncan be increased via controlling clock lines through a well defined DFT\\nscheme, called clock line control (CLC). The design issues for\\ncontrolling clock lines have been addressed. CLC can be extended to test\\ndelay faults without causing the test vector application problems as in\\nscan design. Experimental results using ISCAS-89 circuits are shown.\\nBetter fault coverage with shorter ATG time have been achieved for the\\ncircuits with enhanced CTD\",\"PeriodicalId\":319739,\"journal\":{\"name\":\"Proceedings of 3rd International Workshop on the Economics of Design, Test and Manufacturing\",\"volume\":\"9 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1994-05-16\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of 3rd International Workshop on the Economics of Design, Test and Manufacturing\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICEDTM.1994.496104\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of 3rd International Workshop on the Economics of Design, Test and Manufacturing","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEDTM.1994.496104","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Enhancing temporal testability and its effects on design and test generation
Increasing controllability in the time dimension (CTD) helps test
generation either by temporarily reducing the search space through
freezing state variables or by simplifying the time-frame-expansion. CTD
can be increased via controlling clock lines through a well defined DFT
scheme, called clock line control (CLC). The design issues for
controlling clock lines have been addressed. CLC can be extended to test
delay faults without causing the test vector application problems as in
scan design. Experimental results using ISCAS-89 circuits are shown.
Better fault coverage with shorter ATG time have been achieved for the
circuits with enhanced CTD