基于CMOS组合逻辑单元的精确电流源模型

B. Kaur, Sandeep Vundavalli, S. Manhas, S. Dasgupta, B. Anand
{"title":"基于CMOS组合逻辑单元的精确电流源模型","authors":"B. Kaur, Sandeep Vundavalli, S. Manhas, S. Dasgupta, B. Anand","doi":"10.1109/ISQED.2012.6187549","DOIUrl":null,"url":null,"abstract":"A current source model (CSM) is presented for CMOS logic cells, which can be used for accurate analysis of delay in CMOS VLSI circuits. In current technology, CS model can be considered as an accurate model for modern static timing and noise analysis. By using the combinational CS model for CMOS logic cell, different values of parasitic capacitances are correctly evaluated. Output voltage waveform is designed by considering the logic cell as load. The output voltage of the CMOS inverter by using CS model is compared with HSPICE simulated output voltage waveform of an inverter. Analysis for output voltage waveform of CS model is accurate as near as approximately 98% to the HSPICE simulated waveform. By using the CS model, different parasitic capacitances are also being evaluated. Variations of these parasitic capacitances are also being evaluated for different values of input and output voltages.","PeriodicalId":205874,"journal":{"name":"Thirteenth International Symposium on Quality Electronic Design (ISQED)","volume":"95 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-03-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"An accurate current source model for CMOS based combinational logic cell\",\"authors\":\"B. Kaur, Sandeep Vundavalli, S. Manhas, S. Dasgupta, B. Anand\",\"doi\":\"10.1109/ISQED.2012.6187549\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A current source model (CSM) is presented for CMOS logic cells, which can be used for accurate analysis of delay in CMOS VLSI circuits. In current technology, CS model can be considered as an accurate model for modern static timing and noise analysis. By using the combinational CS model for CMOS logic cell, different values of parasitic capacitances are correctly evaluated. Output voltage waveform is designed by considering the logic cell as load. The output voltage of the CMOS inverter by using CS model is compared with HSPICE simulated output voltage waveform of an inverter. Analysis for output voltage waveform of CS model is accurate as near as approximately 98% to the HSPICE simulated waveform. By using the CS model, different parasitic capacitances are also being evaluated. Variations of these parasitic capacitances are also being evaluated for different values of input and output voltages.\",\"PeriodicalId\":205874,\"journal\":{\"name\":\"Thirteenth International Symposium on Quality Electronic Design (ISQED)\",\"volume\":\"95 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-03-19\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Thirteenth International Symposium on Quality Electronic Design (ISQED)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISQED.2012.6187549\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Thirteenth International Symposium on Quality Electronic Design (ISQED)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISQED.2012.6187549","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

摘要

提出了一种适用于CMOS逻辑单元的电流源模型(CSM),该模型可用于精确分析CMOS VLSI电路中的延迟。在目前的技术条件下,CS模型可以被认为是现代静态定时和噪声分析的精确模型。利用CMOS逻辑单元的组合CS模型,对不同的寄生电容值进行了正确的计算。将逻辑单元作为负载,设计输出电压波形。利用CS模型对CMOS逆变器的输出电压与HSPICE模拟的逆变器输出电压波形进行了比较。CS模型的输出电压波形与HSPICE模拟波形的准确度接近98%。利用CS模型,还对不同的寄生电容进行了评估。这些寄生电容的变化也在不同的输入和输出电压值下被评估。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
An accurate current source model for CMOS based combinational logic cell
A current source model (CSM) is presented for CMOS logic cells, which can be used for accurate analysis of delay in CMOS VLSI circuits. In current technology, CS model can be considered as an accurate model for modern static timing and noise analysis. By using the combinational CS model for CMOS logic cell, different values of parasitic capacitances are correctly evaluated. Output voltage waveform is designed by considering the logic cell as load. The output voltage of the CMOS inverter by using CS model is compared with HSPICE simulated output voltage waveform of an inverter. Analysis for output voltage waveform of CS model is accurate as near as approximately 98% to the HSPICE simulated waveform. By using the CS model, different parasitic capacitances are also being evaluated. Variations of these parasitic capacitances are also being evaluated for different values of input and output voltages.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信