{"title":"一种低复杂度流水线模数转换器的噪声分析","authors":"H. Le, A. Zayegh, J. Singh","doi":"10.1109/DELTA.2004.10059","DOIUrl":null,"url":null,"abstract":"This paper presents a mathematical analysis of the noise generated within a 12-bit reduced complexity pipeline analog-to-digital converter (ADC) to demonstrate the effect of noise on the device performance. A modified flash ADC was employed instead of the traditional full flash ADC to implement the sub-ADC in the proposed pipeline ADC to reduce the device complexity and attain lower system power consumption. The 12-bit pipeline ADC is operated at 400 MHz and generates total noise power of 3.38/spl times/10/sup -12//spl middot//spl Delta/f (V/sup 2/) at this frequency. The developed model provides a good estimation of the noise generated by the circuit and gives an accurate prediction on the circuit noise performance. Also, such model provides good guide for further improvement of the circuit performance.","PeriodicalId":444571,"journal":{"name":"Proceedings. DELTA 2004. Second IEEE International Workshop on Electronic Design, Test and Applications","volume":"101 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-01-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Noise analysis of a reduced complexity pipeline analog-to-digital converter\",\"authors\":\"H. Le, A. Zayegh, J. Singh\",\"doi\":\"10.1109/DELTA.2004.10059\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a mathematical analysis of the noise generated within a 12-bit reduced complexity pipeline analog-to-digital converter (ADC) to demonstrate the effect of noise on the device performance. A modified flash ADC was employed instead of the traditional full flash ADC to implement the sub-ADC in the proposed pipeline ADC to reduce the device complexity and attain lower system power consumption. The 12-bit pipeline ADC is operated at 400 MHz and generates total noise power of 3.38/spl times/10/sup -12//spl middot//spl Delta/f (V/sup 2/) at this frequency. The developed model provides a good estimation of the noise generated by the circuit and gives an accurate prediction on the circuit noise performance. Also, such model provides good guide for further improvement of the circuit performance.\",\"PeriodicalId\":444571,\"journal\":{\"name\":\"Proceedings. DELTA 2004. Second IEEE International Workshop on Electronic Design, Test and Applications\",\"volume\":\"101 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2004-01-28\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings. DELTA 2004. Second IEEE International Workshop on Electronic Design, Test and Applications\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/DELTA.2004.10059\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings. DELTA 2004. Second IEEE International Workshop on Electronic Design, Test and Applications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DELTA.2004.10059","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Noise analysis of a reduced complexity pipeline analog-to-digital converter
This paper presents a mathematical analysis of the noise generated within a 12-bit reduced complexity pipeline analog-to-digital converter (ADC) to demonstrate the effect of noise on the device performance. A modified flash ADC was employed instead of the traditional full flash ADC to implement the sub-ADC in the proposed pipeline ADC to reduce the device complexity and attain lower system power consumption. The 12-bit pipeline ADC is operated at 400 MHz and generates total noise power of 3.38/spl times/10/sup -12//spl middot//spl Delta/f (V/sup 2/) at this frequency. The developed model provides a good estimation of the noise generated by the circuit and gives an accurate prediction on the circuit noise performance. Also, such model provides good guide for further improvement of the circuit performance.