高速adc专用于宽带无线接收机

M. Sawan, A. Djemouai, K. El-Sankary, H. Dang, A. Naderi, Y. Savaria, F. Gagnon
{"title":"高速adc专用于宽带无线接收机","authors":"M. Sawan, A. Djemouai, K. El-Sankary, H. Dang, A. Naderi, Y. Savaria, F. Gagnon","doi":"10.1109/NEWCAS.2005.1496729","DOIUrl":null,"url":null,"abstract":"In this paper the authors presented and discussed the design of different architectures of high-speed analog-to-digital converters (ADCs) dedicated for wideband wireless receivers such as software-defined radio systems. The interest of the authors concerns three different architectures: a pipelined 10-bit, 50 MS/s, a Flash 6-bit, 1-GS/s, and a band-pass sigma-delta 6-bit, 2-GS/s. A first version of the pipelined ADC and the Flash ADC was fabricated. As part of the sigma-delta ADC, a resonator operating at 2-GHz was fabricated. In addition to the design of these ADCs, a PCB card that supports these ADCs within a wireless receiver prototype was designed and tested. The ADCs technology of fabrication is the CMOS 0.18 /spl mu/m for the pipelined and the flash, and the CMOS 0.13 /spl mu/m for the band-pass sigma-delta.","PeriodicalId":131387,"journal":{"name":"The 3rd International IEEE-NEWCAS Conference, 2005.","volume":"91 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-06-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"High speed ADCs dedicated for wideband wireless receivers\",\"authors\":\"M. Sawan, A. Djemouai, K. El-Sankary, H. Dang, A. Naderi, Y. Savaria, F. Gagnon\",\"doi\":\"10.1109/NEWCAS.2005.1496729\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper the authors presented and discussed the design of different architectures of high-speed analog-to-digital converters (ADCs) dedicated for wideband wireless receivers such as software-defined radio systems. The interest of the authors concerns three different architectures: a pipelined 10-bit, 50 MS/s, a Flash 6-bit, 1-GS/s, and a band-pass sigma-delta 6-bit, 2-GS/s. A first version of the pipelined ADC and the Flash ADC was fabricated. As part of the sigma-delta ADC, a resonator operating at 2-GHz was fabricated. In addition to the design of these ADCs, a PCB card that supports these ADCs within a wireless receiver prototype was designed and tested. The ADCs technology of fabrication is the CMOS 0.18 /spl mu/m for the pipelined and the flash, and the CMOS 0.13 /spl mu/m for the band-pass sigma-delta.\",\"PeriodicalId\":131387,\"journal\":{\"name\":\"The 3rd International IEEE-NEWCAS Conference, 2005.\",\"volume\":\"91 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2005-06-19\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"The 3rd International IEEE-NEWCAS Conference, 2005.\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/NEWCAS.2005.1496729\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"The 3rd International IEEE-NEWCAS Conference, 2005.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NEWCAS.2005.1496729","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

摘要

在本文中,作者介绍并讨论了用于宽带无线接收器(如软件定义无线电系统)的高速模数转换器(adc)的不同架构的设计。作者的兴趣涉及三种不同的架构:流水线10位,50 MS/s, Flash 6位,1-GS/s,带通sigma-delta 6位,2-GS/s。制作了流水线ADC和Flash ADC的第一个版本。作为sigma-delta ADC的一部分,制作了一个工作在2 ghz的谐振器。除了设计这些adc外,还设计并测试了在无线接收器原型中支持这些adc的PCB卡。流水线和闪存的adc制造工艺为CMOS 0.18 /spl mu/m,带通sigma-delta的adc制造工艺为CMOS 0.13 /spl mu/m。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
High speed ADCs dedicated for wideband wireless receivers
In this paper the authors presented and discussed the design of different architectures of high-speed analog-to-digital converters (ADCs) dedicated for wideband wireless receivers such as software-defined radio systems. The interest of the authors concerns three different architectures: a pipelined 10-bit, 50 MS/s, a Flash 6-bit, 1-GS/s, and a band-pass sigma-delta 6-bit, 2-GS/s. A first version of the pipelined ADC and the Flash ADC was fabricated. As part of the sigma-delta ADC, a resonator operating at 2-GHz was fabricated. In addition to the design of these ADCs, a PCB card that supports these ADCs within a wireless receiver prototype was designed and tested. The ADCs technology of fabrication is the CMOS 0.18 /spl mu/m for the pipelined and the flash, and the CMOS 0.13 /spl mu/m for the band-pass sigma-delta.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信