{"title":"窄通道CCD移位寄存器中通道电位调制的影响","authors":"K. Venkateswaran","doi":"10.1109/IEDM.1978.189494","DOIUrl":null,"url":null,"abstract":"Channel potential modulation due to narrow width effects is shown to create undesired voltage barriers at the corner turn of CCD Serial Parallel Serial Shift Registers. A scheme is shown to measure this barrier accurately and estimate the trapped charge. Experimentally measured trapped charge agrees with the estimated trapped charge within 65%. The accuracy is being limited by the accuracy to which the trapping area can be estimated.","PeriodicalId":164556,"journal":{"name":"1978 International Electron Devices Meeting","volume":"104 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":"{\"title\":\"Effects of channel potential modulation in narrow channel CCD shift registers\",\"authors\":\"K. Venkateswaran\",\"doi\":\"10.1109/IEDM.1978.189494\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Channel potential modulation due to narrow width effects is shown to create undesired voltage barriers at the corner turn of CCD Serial Parallel Serial Shift Registers. A scheme is shown to measure this barrier accurately and estimate the trapped charge. Experimentally measured trapped charge agrees with the estimated trapped charge within 65%. The accuracy is being limited by the accuracy to which the trapping area can be estimated.\",\"PeriodicalId\":164556,\"journal\":{\"name\":\"1978 International Electron Devices Meeting\",\"volume\":\"104 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1900-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"6\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"1978 International Electron Devices Meeting\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IEDM.1978.189494\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"1978 International Electron Devices Meeting","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IEDM.1978.189494","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Effects of channel potential modulation in narrow channel CCD shift registers
Channel potential modulation due to narrow width effects is shown to create undesired voltage barriers at the corner turn of CCD Serial Parallel Serial Shift Registers. A scheme is shown to measure this barrier accurately and estimate the trapped charge. Experimentally measured trapped charge agrees with the estimated trapped charge within 65%. The accuracy is being limited by the accuracy to which the trapping area can be estimated.