通硅通孔对MOS器件性能影响的分析方法

Benkechkache Mohamed El Amine, S. Latreche, G. Betta
{"title":"通硅通孔对MOS器件性能影响的分析方法","authors":"Benkechkache Mohamed El Amine, S. Latreche, G. Betta","doi":"10.1109/IDT.2014.7038621","DOIUrl":null,"url":null,"abstract":"Current innovations in electronics combine performance, size and cost criteria. Nevertheless, in the all-digital era, the 2D technology and the fabrication of CMOS Integrated Circuit are approaching their ultimate limits. As a result, the use of 3D technology in the fabrication of different Integrated Circuits becomes very appealing. Among the aspects of the 3D Integration we find the Through Silicon Vias (TSVs), short vertical interconnects that convey the different layers all kind of signals. 3D integration, first introduced for memory chips, has later found increasing application to other domains in microelectronics. The aim of this research is to investigate the electrical performances of MOS devices which have nearby such a type of interconnects (TSVs) in view of optimizing their behavior with the implementation of an analytical model able to describe the TSVs behavior at the circuit level in order to predict and optimize the performance of MOS devices with 3D-TSV interconnect. The accuracy of this model is eventually validated using numerical TCAD simulations.","PeriodicalId":122246,"journal":{"name":"2014 9th International Design and Test Symposium (IDT)","volume":"14 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Analytical approach of the impact of through silicon via on the performance of MOS devices\",\"authors\":\"Benkechkache Mohamed El Amine, S. Latreche, G. Betta\",\"doi\":\"10.1109/IDT.2014.7038621\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Current innovations in electronics combine performance, size and cost criteria. Nevertheless, in the all-digital era, the 2D technology and the fabrication of CMOS Integrated Circuit are approaching their ultimate limits. As a result, the use of 3D technology in the fabrication of different Integrated Circuits becomes very appealing. Among the aspects of the 3D Integration we find the Through Silicon Vias (TSVs), short vertical interconnects that convey the different layers all kind of signals. 3D integration, first introduced for memory chips, has later found increasing application to other domains in microelectronics. The aim of this research is to investigate the electrical performances of MOS devices which have nearby such a type of interconnects (TSVs) in view of optimizing their behavior with the implementation of an analytical model able to describe the TSVs behavior at the circuit level in order to predict and optimize the performance of MOS devices with 3D-TSV interconnect. The accuracy of this model is eventually validated using numerical TCAD simulations.\",\"PeriodicalId\":122246,\"journal\":{\"name\":\"2014 9th International Design and Test Symposium (IDT)\",\"volume\":\"14 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2014 9th International Design and Test Symposium (IDT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IDT.2014.7038621\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 9th International Design and Test Symposium (IDT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IDT.2014.7038621","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

当前电子产品的创新结合了性能、尺寸和成本标准。然而,在全数字时代,二维技术和CMOS集成电路的制造正接近其极限。因此,在制造不同的集成电路中使用3D技术变得非常有吸引力。在3D集成的各个方面中,我们发现了硅通孔(tsv),这是一种短的垂直互连,可以传递不同层的各种信号。3D集成技术最初用于存储芯片,后来在微电子的其他领域得到了越来越多的应用。本研究的目的是研究具有3D-TSV互连的MOS器件的电学性能,以期通过实现能够在电路级描述tsv行为的分析模型来优化其行为,从而预测和优化具有3D-TSV互连的MOS器件的性能。最后通过TCAD数值模拟验证了该模型的准确性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Analytical approach of the impact of through silicon via on the performance of MOS devices
Current innovations in electronics combine performance, size and cost criteria. Nevertheless, in the all-digital era, the 2D technology and the fabrication of CMOS Integrated Circuit are approaching their ultimate limits. As a result, the use of 3D technology in the fabrication of different Integrated Circuits becomes very appealing. Among the aspects of the 3D Integration we find the Through Silicon Vias (TSVs), short vertical interconnects that convey the different layers all kind of signals. 3D integration, first introduced for memory chips, has later found increasing application to other domains in microelectronics. The aim of this research is to investigate the electrical performances of MOS devices which have nearby such a type of interconnects (TSVs) in view of optimizing their behavior with the implementation of an analytical model able to describe the TSVs behavior at the circuit level in order to predict and optimize the performance of MOS devices with 3D-TSV interconnect. The accuracy of this model is eventually validated using numerical TCAD simulations.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信