{"title":"用Verilog-AMS验证锁相环环境中使用的CML电路","authors":"J. David","doi":"10.1109/BMAS.2006.283477","DOIUrl":null,"url":null,"abstract":"CML (current-mode logic) circuits are used in very high-speed applications where standard CMOS gates not perform. Applications of CML logic are introduced, focusing on the clock divider for PLL's operating above 1-2GHz common in communication circuits. An overview of CML circuits and their operation is provided. Starting with a Verilog-A model of a basic gate, the development of connects elements and rules are explained, and applied to the resulting mixed signal model of the gate. Finally the application of this circuit to the PLL and the resulting simulation performance improvements presented","PeriodicalId":235383,"journal":{"name":"2006 IEEE International Behavioral Modeling and Simulation Workshop","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Verification of CML circuits used in PLL contexts with Verilog-AMS\",\"authors\":\"J. David\",\"doi\":\"10.1109/BMAS.2006.283477\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"CML (current-mode logic) circuits are used in very high-speed applications where standard CMOS gates not perform. Applications of CML logic are introduced, focusing on the clock divider for PLL's operating above 1-2GHz common in communication circuits. An overview of CML circuits and their operation is provided. Starting with a Verilog-A model of a basic gate, the development of connects elements and rules are explained, and applied to the resulting mixed signal model of the gate. Finally the application of this circuit to the PLL and the resulting simulation performance improvements presented\",\"PeriodicalId\":235383,\"journal\":{\"name\":\"2006 IEEE International Behavioral Modeling and Simulation Workshop\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2006-09-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2006 IEEE International Behavioral Modeling and Simulation Workshop\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/BMAS.2006.283477\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2006 IEEE International Behavioral Modeling and Simulation Workshop","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/BMAS.2006.283477","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Verification of CML circuits used in PLL contexts with Verilog-AMS
CML (current-mode logic) circuits are used in very high-speed applications where standard CMOS gates not perform. Applications of CML logic are introduced, focusing on the clock divider for PLL's operating above 1-2GHz common in communication circuits. An overview of CML circuits and their operation is provided. Starting with a Verilog-A model of a basic gate, the development of connects elements and rules are explained, and applied to the resulting mixed signal model of the gate. Finally the application of this circuit to the PLL and the resulting simulation performance improvements presented