{"title":"低电压功率MOS热不稳定性开始的建模:实验验证","authors":"P. Spirito, G. Breglio, V. d’Alessandro","doi":"10.1109/ISPSD.2005.1487981","DOIUrl":null,"url":null,"abstract":"The aim of this work is the validation of a recently proposed analytical model for the prediction of thermal instability in power MOS by means of experimental evidence. The analysis of a number of commercially available devices illustrates the critical role played by some basic electrical parameters on the thermal ruggedness. In particular, it is shown that transistors with large threshold voltage values are more prone to thermally-induced limitations in pulsed safe operating area (SOA).","PeriodicalId":154808,"journal":{"name":"Proceedings. ISPSD '05. The 17th International Symposium on Power Semiconductor Devices and ICs, 2005.","volume":"201 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-05-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"10","resultStr":"{\"title\":\"Modeling the onset of thermal instability in low voltage power MOS: an experimental validation\",\"authors\":\"P. Spirito, G. Breglio, V. d’Alessandro\",\"doi\":\"10.1109/ISPSD.2005.1487981\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The aim of this work is the validation of a recently proposed analytical model for the prediction of thermal instability in power MOS by means of experimental evidence. The analysis of a number of commercially available devices illustrates the critical role played by some basic electrical parameters on the thermal ruggedness. In particular, it is shown that transistors with large threshold voltage values are more prone to thermally-induced limitations in pulsed safe operating area (SOA).\",\"PeriodicalId\":154808,\"journal\":{\"name\":\"Proceedings. ISPSD '05. The 17th International Symposium on Power Semiconductor Devices and ICs, 2005.\",\"volume\":\"201 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2005-05-23\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"10\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings. ISPSD '05. The 17th International Symposium on Power Semiconductor Devices and ICs, 2005.\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISPSD.2005.1487981\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings. ISPSD '05. The 17th International Symposium on Power Semiconductor Devices and ICs, 2005.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISPSD.2005.1487981","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Modeling the onset of thermal instability in low voltage power MOS: an experimental validation
The aim of this work is the validation of a recently proposed analytical model for the prediction of thermal instability in power MOS by means of experimental evidence. The analysis of a number of commercially available devices illustrates the critical role played by some basic electrical parameters on the thermal ruggedness. In particular, it is shown that transistors with large threshold voltage values are more prone to thermally-induced limitations in pulsed safe operating area (SOA).