FAST3:前端电子读出超薄超快速硅探测器ps分辨率

A. Rojas, N. Cartiglia, R. Arcidiacono, M. Ferrero, V. Sola, F. Siviero, L. Menzio
{"title":"FAST3:前端电子读出超薄超快速硅探测器ps分辨率","authors":"A. Rojas, N. Cartiglia, R. Arcidiacono, M. Ferrero, V. Sola, F. Siviero, L. Menzio","doi":"10.1109/LAEDC54796.2022.9908192","DOIUrl":null,"url":null,"abstract":"This paper presents a new version of the FAST family of ASICs and its comparison with the previous version. The new design, FAST3, aims at a timing jitter below 15 picoseconds when coupled to Ultra-Fast Silicon detectors (UFSD). The FAST3 integrated circuit is designed in standard 110 nm CMOS technology; it comes in two different versions: the amplifier-comparator version comprises 20 readout channels, while the amplifier-only version 16 channels. The ASIC power rail is at +1.2 V, and the power consumption for the front-end stage is 2.4 mW/ch and about 5 mW/ch for the output driver. In our tests, the FAST2 ASIC, coupled to a UFDS with a capacitance of 3.4 pF, achieves timing jitters of about 25 ps at an input charge of about 15 fC, while the simulation indicates that the FAST3 jitter will be about 15 ps at the same charge. Furthermore, FAST3 enhances its dynamic range up to 55 fC compared to the 15 fC of FAST2.","PeriodicalId":276855,"journal":{"name":"2022 IEEE Latin American Electron Devices Conference (LAEDC)","volume":"34 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-07-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"FAST3: Front-End Electronics to Read Out Thin Ultra-Fast Silicon Detectors for ps Resolution\",\"authors\":\"A. Rojas, N. Cartiglia, R. Arcidiacono, M. Ferrero, V. Sola, F. Siviero, L. Menzio\",\"doi\":\"10.1109/LAEDC54796.2022.9908192\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a new version of the FAST family of ASICs and its comparison with the previous version. The new design, FAST3, aims at a timing jitter below 15 picoseconds when coupled to Ultra-Fast Silicon detectors (UFSD). The FAST3 integrated circuit is designed in standard 110 nm CMOS technology; it comes in two different versions: the amplifier-comparator version comprises 20 readout channels, while the amplifier-only version 16 channels. The ASIC power rail is at +1.2 V, and the power consumption for the front-end stage is 2.4 mW/ch and about 5 mW/ch for the output driver. In our tests, the FAST2 ASIC, coupled to a UFDS with a capacitance of 3.4 pF, achieves timing jitters of about 25 ps at an input charge of about 15 fC, while the simulation indicates that the FAST3 jitter will be about 15 ps at the same charge. Furthermore, FAST3 enhances its dynamic range up to 55 fC compared to the 15 fC of FAST2.\",\"PeriodicalId\":276855,\"journal\":{\"name\":\"2022 IEEE Latin American Electron Devices Conference (LAEDC)\",\"volume\":\"34 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-07-04\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2022 IEEE Latin American Electron Devices Conference (LAEDC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/LAEDC54796.2022.9908192\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 IEEE Latin American Electron Devices Conference (LAEDC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/LAEDC54796.2022.9908192","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

本文介绍了FAST系列asic的新版本及其与旧版本的比较。新设计FAST3的目标是在与超快硅探测器(UFSD)耦合时将时间抖动控制在15皮秒以下。FAST3集成电路采用标准的110纳米CMOS技术设计;它有两个不同的版本:放大器比较器版本包括20个读出通道,而放大器版本只有16个通道。ASIC电源轨为+1.2 V,前端级功耗为2.4 mW/ch,输出驱动器功耗约为5 mW/ch。在我们的测试中,FAST2 ASIC与电容为3.4 pF的UFDS耦合,在约15 fC的输入电荷下实现约25 ps的时序抖动,而仿真表明,在相同的电荷下,FAST3抖动将约15 ps。此外,与FAST2的15 fC相比,FAST3将其动态范围提高到55 fC。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
FAST3: Front-End Electronics to Read Out Thin Ultra-Fast Silicon Detectors for ps Resolution
This paper presents a new version of the FAST family of ASICs and its comparison with the previous version. The new design, FAST3, aims at a timing jitter below 15 picoseconds when coupled to Ultra-Fast Silicon detectors (UFSD). The FAST3 integrated circuit is designed in standard 110 nm CMOS technology; it comes in two different versions: the amplifier-comparator version comprises 20 readout channels, while the amplifier-only version 16 channels. The ASIC power rail is at +1.2 V, and the power consumption for the front-end stage is 2.4 mW/ch and about 5 mW/ch for the output driver. In our tests, the FAST2 ASIC, coupled to a UFDS with a capacitance of 3.4 pF, achieves timing jitters of about 25 ps at an input charge of about 15 fC, while the simulation indicates that the FAST3 jitter will be about 15 ps at the same charge. Furthermore, FAST3 enhances its dynamic range up to 55 fC compared to the 15 fC of FAST2.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信