A. Rojas, N. Cartiglia, R. Arcidiacono, M. Ferrero, V. Sola, F. Siviero, L. Menzio
{"title":"FAST3:前端电子读出超薄超快速硅探测器ps分辨率","authors":"A. Rojas, N. Cartiglia, R. Arcidiacono, M. Ferrero, V. Sola, F. Siviero, L. Menzio","doi":"10.1109/LAEDC54796.2022.9908192","DOIUrl":null,"url":null,"abstract":"This paper presents a new version of the FAST family of ASICs and its comparison with the previous version. The new design, FAST3, aims at a timing jitter below 15 picoseconds when coupled to Ultra-Fast Silicon detectors (UFSD). The FAST3 integrated circuit is designed in standard 110 nm CMOS technology; it comes in two different versions: the amplifier-comparator version comprises 20 readout channels, while the amplifier-only version 16 channels. The ASIC power rail is at +1.2 V, and the power consumption for the front-end stage is 2.4 mW/ch and about 5 mW/ch for the output driver. In our tests, the FAST2 ASIC, coupled to a UFDS with a capacitance of 3.4 pF, achieves timing jitters of about 25 ps at an input charge of about 15 fC, while the simulation indicates that the FAST3 jitter will be about 15 ps at the same charge. Furthermore, FAST3 enhances its dynamic range up to 55 fC compared to the 15 fC of FAST2.","PeriodicalId":276855,"journal":{"name":"2022 IEEE Latin American Electron Devices Conference (LAEDC)","volume":"34 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-07-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"FAST3: Front-End Electronics to Read Out Thin Ultra-Fast Silicon Detectors for ps Resolution\",\"authors\":\"A. Rojas, N. Cartiglia, R. Arcidiacono, M. Ferrero, V. Sola, F. Siviero, L. Menzio\",\"doi\":\"10.1109/LAEDC54796.2022.9908192\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a new version of the FAST family of ASICs and its comparison with the previous version. The new design, FAST3, aims at a timing jitter below 15 picoseconds when coupled to Ultra-Fast Silicon detectors (UFSD). The FAST3 integrated circuit is designed in standard 110 nm CMOS technology; it comes in two different versions: the amplifier-comparator version comprises 20 readout channels, while the amplifier-only version 16 channels. The ASIC power rail is at +1.2 V, and the power consumption for the front-end stage is 2.4 mW/ch and about 5 mW/ch for the output driver. In our tests, the FAST2 ASIC, coupled to a UFDS with a capacitance of 3.4 pF, achieves timing jitters of about 25 ps at an input charge of about 15 fC, while the simulation indicates that the FAST3 jitter will be about 15 ps at the same charge. Furthermore, FAST3 enhances its dynamic range up to 55 fC compared to the 15 fC of FAST2.\",\"PeriodicalId\":276855,\"journal\":{\"name\":\"2022 IEEE Latin American Electron Devices Conference (LAEDC)\",\"volume\":\"34 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-07-04\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2022 IEEE Latin American Electron Devices Conference (LAEDC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/LAEDC54796.2022.9908192\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 IEEE Latin American Electron Devices Conference (LAEDC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/LAEDC54796.2022.9908192","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
FAST3: Front-End Electronics to Read Out Thin Ultra-Fast Silicon Detectors for ps Resolution
This paper presents a new version of the FAST family of ASICs and its comparison with the previous version. The new design, FAST3, aims at a timing jitter below 15 picoseconds when coupled to Ultra-Fast Silicon detectors (UFSD). The FAST3 integrated circuit is designed in standard 110 nm CMOS technology; it comes in two different versions: the amplifier-comparator version comprises 20 readout channels, while the amplifier-only version 16 channels. The ASIC power rail is at +1.2 V, and the power consumption for the front-end stage is 2.4 mW/ch and about 5 mW/ch for the output driver. In our tests, the FAST2 ASIC, coupled to a UFDS with a capacitance of 3.4 pF, achieves timing jitters of about 25 ps at an input charge of about 15 fC, while the simulation indicates that the FAST3 jitter will be about 15 ps at the same charge. Furthermore, FAST3 enhances its dynamic range up to 55 fC compared to the 15 fC of FAST2.