Ru Xin, Xiaotong Zhang, Han Li, Qin Wang, Zhancai Li
{"title":"基于改进混合CORDIC算法的面积优化直接数字频率合成器","authors":"Ru Xin, Xiaotong Zhang, Han Li, Qin Wang, Zhancai Li","doi":"10.1109/IWSDA.2007.4408368","DOIUrl":null,"url":null,"abstract":"This paper proposes a novel implementation technique for area optimized direct digital frequency synthesizer (DDFS) based on improved hybrid coordinate rotation digital computer (CORDIC) algorithm. Researches at algorithmic level focus on how to reduce algorithm complexity, such as cutting down all of rotational phase decision circuits and multipliers, simplifying scale factor with soft hardware co-design approach. At architectural level, the pipeline multilevel loop iteration implementation proposal is adopted for reusing shifting and adder-subtractor components highly. The design has been successfully integrated in a channel demodulation module of broadband network system on chip (SoC) platform. With generality, the technique can be also applied to other wireless network communication system.","PeriodicalId":303512,"journal":{"name":"2007 3rd International Workshop on Signal Design and Its Applications in Communications","volume":"88 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-12-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"An Area Optimized Direct Digital Frequency Synthesizer Based on Improved Hybrid CORDIC Algorithm\",\"authors\":\"Ru Xin, Xiaotong Zhang, Han Li, Qin Wang, Zhancai Li\",\"doi\":\"10.1109/IWSDA.2007.4408368\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper proposes a novel implementation technique for area optimized direct digital frequency synthesizer (DDFS) based on improved hybrid coordinate rotation digital computer (CORDIC) algorithm. Researches at algorithmic level focus on how to reduce algorithm complexity, such as cutting down all of rotational phase decision circuits and multipliers, simplifying scale factor with soft hardware co-design approach. At architectural level, the pipeline multilevel loop iteration implementation proposal is adopted for reusing shifting and adder-subtractor components highly. The design has been successfully integrated in a channel demodulation module of broadband network system on chip (SoC) platform. With generality, the technique can be also applied to other wireless network communication system.\",\"PeriodicalId\":303512,\"journal\":{\"name\":\"2007 3rd International Workshop on Signal Design and Its Applications in Communications\",\"volume\":\"88 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2007-12-26\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2007 3rd International Workshop on Signal Design and Its Applications in Communications\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IWSDA.2007.4408368\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 3rd International Workshop on Signal Design and Its Applications in Communications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IWSDA.2007.4408368","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
An Area Optimized Direct Digital Frequency Synthesizer Based on Improved Hybrid CORDIC Algorithm
This paper proposes a novel implementation technique for area optimized direct digital frequency synthesizer (DDFS) based on improved hybrid coordinate rotation digital computer (CORDIC) algorithm. Researches at algorithmic level focus on how to reduce algorithm complexity, such as cutting down all of rotational phase decision circuits and multipliers, simplifying scale factor with soft hardware co-design approach. At architectural level, the pipeline multilevel loop iteration implementation proposal is adopted for reusing shifting and adder-subtractor components highly. The design has been successfully integrated in a channel demodulation module of broadband network system on chip (SoC) platform. With generality, the technique can be also applied to other wireless network communication system.