一种带负c辅助SC放大器的管道ADC,可消除增益误差和非线性

Woojin Jang, Gyeong-Gu Kang, Yong Lim, Hyunsik Kim
{"title":"一种带负c辅助SC放大器的管道ADC,可消除增益误差和非线性","authors":"Woojin Jang, Gyeong-Gu Kang, Yong Lim, Hyunsik Kim","doi":"10.1109/ESSCIRC55480.2022.9911468","DOIUrl":null,"url":null,"abstract":"A 12-b pipeline ADC based on a new negative $\\boldsymbol{C}$ - assisted MDAC is presented. Proposed negative $\\boldsymbol{C}$ scheme aids to cancel gain error and nonlinearity by generating negative charges at the summing node during the amplification phase. A design strategy for ensuring stability even when the negative $\\boldsymbol{C}$ coexists is also introduced in this work. In addition, a highly $\\boldsymbol{G}_{\\mathbf{m}}$-linearized low-gain amplifier is proposed for negative $\\boldsymbol{C}$ implementation. The prototype ADC fabricated in a 28nm CMOS achieves 54.7dB SNDR and 71.8dB SFDR without any calibration at 320MS/s, demonstrating that the proposed scheme improves SFDR by +32dB across the Nyquist band.","PeriodicalId":168466,"journal":{"name":"ESSCIRC 2022- IEEE 48th European Solid State Circuits Conference (ESSCIRC)","volume":"37 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-09-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A Pipeline ADC with Negative C-assisted SC Amplifier Canceling Gain Error and Nonlinearity\",\"authors\":\"Woojin Jang, Gyeong-Gu Kang, Yong Lim, Hyunsik Kim\",\"doi\":\"10.1109/ESSCIRC55480.2022.9911468\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A 12-b pipeline ADC based on a new negative $\\\\boldsymbol{C}$ - assisted MDAC is presented. Proposed negative $\\\\boldsymbol{C}$ scheme aids to cancel gain error and nonlinearity by generating negative charges at the summing node during the amplification phase. A design strategy for ensuring stability even when the negative $\\\\boldsymbol{C}$ coexists is also introduced in this work. In addition, a highly $\\\\boldsymbol{G}_{\\\\mathbf{m}}$-linearized low-gain amplifier is proposed for negative $\\\\boldsymbol{C}$ implementation. The prototype ADC fabricated in a 28nm CMOS achieves 54.7dB SNDR and 71.8dB SFDR without any calibration at 320MS/s, demonstrating that the proposed scheme improves SFDR by +32dB across the Nyquist band.\",\"PeriodicalId\":168466,\"journal\":{\"name\":\"ESSCIRC 2022- IEEE 48th European Solid State Circuits Conference (ESSCIRC)\",\"volume\":\"37 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-09-19\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"ESSCIRC 2022- IEEE 48th European Solid State Circuits Conference (ESSCIRC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ESSCIRC55480.2022.9911468\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"ESSCIRC 2022- IEEE 48th European Solid State Circuits Conference (ESSCIRC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ESSCIRC55480.2022.9911468","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

提出了一种基于新的负$\boldsymbol{C}$辅助MDAC的12b流水线ADC。提出的负$\boldsymbol{C}$方案通过在放大阶段在求和节点产生负电荷来消除增益误差和非线性。在这项工作中还介绍了一种确保即使在负$\boldsymbol{C}$共存时也能保持稳定性的设计策略。此外,提出了一种高度$\boldsymbol{G}_{\mathbf{m}}$线性化的低增益放大器,用于负$\boldsymbol{C}$实现。在28nm CMOS上制作的原型ADC在320MS/s下实现了54.7dB的SNDR和71.8dB的SFDR,无需任何校准,表明该方案在Nyquist频段内将SFDR提高了+32dB。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A Pipeline ADC with Negative C-assisted SC Amplifier Canceling Gain Error and Nonlinearity
A 12-b pipeline ADC based on a new negative $\boldsymbol{C}$ - assisted MDAC is presented. Proposed negative $\boldsymbol{C}$ scheme aids to cancel gain error and nonlinearity by generating negative charges at the summing node during the amplification phase. A design strategy for ensuring stability even when the negative $\boldsymbol{C}$ coexists is also introduced in this work. In addition, a highly $\boldsymbol{G}_{\mathbf{m}}$-linearized low-gain amplifier is proposed for negative $\boldsymbol{C}$ implementation. The prototype ADC fabricated in a 28nm CMOS achieves 54.7dB SNDR and 71.8dB SFDR without any calibration at 320MS/s, demonstrating that the proposed scheme improves SFDR by +32dB across the Nyquist band.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信