Woojin Jang, Gyeong-Gu Kang, Yong Lim, Hyunsik Kim
{"title":"一种带负c辅助SC放大器的管道ADC,可消除增益误差和非线性","authors":"Woojin Jang, Gyeong-Gu Kang, Yong Lim, Hyunsik Kim","doi":"10.1109/ESSCIRC55480.2022.9911468","DOIUrl":null,"url":null,"abstract":"A 12-b pipeline ADC based on a new negative $\\boldsymbol{C}$ - assisted MDAC is presented. Proposed negative $\\boldsymbol{C}$ scheme aids to cancel gain error and nonlinearity by generating negative charges at the summing node during the amplification phase. A design strategy for ensuring stability even when the negative $\\boldsymbol{C}$ coexists is also introduced in this work. In addition, a highly $\\boldsymbol{G}_{\\mathbf{m}}$-linearized low-gain amplifier is proposed for negative $\\boldsymbol{C}$ implementation. The prototype ADC fabricated in a 28nm CMOS achieves 54.7dB SNDR and 71.8dB SFDR without any calibration at 320MS/s, demonstrating that the proposed scheme improves SFDR by +32dB across the Nyquist band.","PeriodicalId":168466,"journal":{"name":"ESSCIRC 2022- IEEE 48th European Solid State Circuits Conference (ESSCIRC)","volume":"37 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-09-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A Pipeline ADC with Negative C-assisted SC Amplifier Canceling Gain Error and Nonlinearity\",\"authors\":\"Woojin Jang, Gyeong-Gu Kang, Yong Lim, Hyunsik Kim\",\"doi\":\"10.1109/ESSCIRC55480.2022.9911468\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A 12-b pipeline ADC based on a new negative $\\\\boldsymbol{C}$ - assisted MDAC is presented. Proposed negative $\\\\boldsymbol{C}$ scheme aids to cancel gain error and nonlinearity by generating negative charges at the summing node during the amplification phase. A design strategy for ensuring stability even when the negative $\\\\boldsymbol{C}$ coexists is also introduced in this work. In addition, a highly $\\\\boldsymbol{G}_{\\\\mathbf{m}}$-linearized low-gain amplifier is proposed for negative $\\\\boldsymbol{C}$ implementation. The prototype ADC fabricated in a 28nm CMOS achieves 54.7dB SNDR and 71.8dB SFDR without any calibration at 320MS/s, demonstrating that the proposed scheme improves SFDR by +32dB across the Nyquist band.\",\"PeriodicalId\":168466,\"journal\":{\"name\":\"ESSCIRC 2022- IEEE 48th European Solid State Circuits Conference (ESSCIRC)\",\"volume\":\"37 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-09-19\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"ESSCIRC 2022- IEEE 48th European Solid State Circuits Conference (ESSCIRC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ESSCIRC55480.2022.9911468\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"ESSCIRC 2022- IEEE 48th European Solid State Circuits Conference (ESSCIRC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ESSCIRC55480.2022.9911468","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A Pipeline ADC with Negative C-assisted SC Amplifier Canceling Gain Error and Nonlinearity
A 12-b pipeline ADC based on a new negative $\boldsymbol{C}$ - assisted MDAC is presented. Proposed negative $\boldsymbol{C}$ scheme aids to cancel gain error and nonlinearity by generating negative charges at the summing node during the amplification phase. A design strategy for ensuring stability even when the negative $\boldsymbol{C}$ coexists is also introduced in this work. In addition, a highly $\boldsymbol{G}_{\mathbf{m}}$-linearized low-gain amplifier is proposed for negative $\boldsymbol{C}$ implementation. The prototype ADC fabricated in a 28nm CMOS achieves 54.7dB SNDR and 71.8dB SFDR without any calibration at 320MS/s, demonstrating that the proposed scheme improves SFDR by +32dB across the Nyquist band.