Nigidita Pradhan, Keshab Das, S. K. Jana, M. C. Govil
{"title":"基于通型晶体管的快速频率采集锁相环鉴相器设计","authors":"Nigidita Pradhan, Keshab Das, S. K. Jana, M. C. Govil","doi":"10.1109/ISDCS49393.2020.9262982","DOIUrl":null,"url":null,"abstract":"This paper presents the modified design of the pass transistor-based PFD with improved output characteristics for phase locked loop. The proposed design modifies the reset approach which improves the speed of the PFD to 3.3GHz. Here, the number of transistors has been reduced which adds the advantage of low power consumption. The power consumption achieved as 253.5µw at 3.3GHz reference frequency. The design is based on cadence 0.18 µm CMOS process with the supply voltage of 1.8 V. The design is used for low power and high-speed application.","PeriodicalId":177307,"journal":{"name":"2020 International Symposium on Devices, Circuits and Systems (ISDCS)","volume":"54 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-03-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Design of Pass Transistor based Phase Frequency Detector for Fast Frequency Acquisition Phase Locked Loop\",\"authors\":\"Nigidita Pradhan, Keshab Das, S. K. Jana, M. C. Govil\",\"doi\":\"10.1109/ISDCS49393.2020.9262982\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents the modified design of the pass transistor-based PFD with improved output characteristics for phase locked loop. The proposed design modifies the reset approach which improves the speed of the PFD to 3.3GHz. Here, the number of transistors has been reduced which adds the advantage of low power consumption. The power consumption achieved as 253.5µw at 3.3GHz reference frequency. The design is based on cadence 0.18 µm CMOS process with the supply voltage of 1.8 V. The design is used for low power and high-speed application.\",\"PeriodicalId\":177307,\"journal\":{\"name\":\"2020 International Symposium on Devices, Circuits and Systems (ISDCS)\",\"volume\":\"54 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-03-04\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 International Symposium on Devices, Circuits and Systems (ISDCS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISDCS49393.2020.9262982\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 International Symposium on Devices, Circuits and Systems (ISDCS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISDCS49393.2020.9262982","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Design of Pass Transistor based Phase Frequency Detector for Fast Frequency Acquisition Phase Locked Loop
This paper presents the modified design of the pass transistor-based PFD with improved output characteristics for phase locked loop. The proposed design modifies the reset approach which improves the speed of the PFD to 3.3GHz. Here, the number of transistors has been reduced which adds the advantage of low power consumption. The power consumption achieved as 253.5µw at 3.3GHz reference frequency. The design is based on cadence 0.18 µm CMOS process with the supply voltage of 1.8 V. The design is used for low power and high-speed application.