Mahendrasing Patil, A. Brahme, Michael Shust, K. Coates, Shubhada Thatte, Sreekanth Soman, K. Kumar
{"title":"复杂片上系统(SoC)的芯片封装板协同设计","authors":"Mahendrasing Patil, A. Brahme, Michael Shust, K. Coates, Shubhada Thatte, Sreekanth Soman, K. Kumar","doi":"10.1109/EPEPS.2010.5642795","DOIUrl":null,"url":null,"abstract":"Device scaling has allowed us to pack more functionality in a smaller die area. The ever increasing number of interfaces and the complexity of advanced SoCs force custom package design for almost every device rather than using a standard of the shelf package. The time-to-market window is shrinking with rapidly growing demand in the consumer market. To meet package performance with reduced package size and cost constraints, early evaluation of package and board routing is required. Floorplan of today's complex SoCs' is driven not only by the package but also board and overall system design. Chip-Package-Board co-design is obligatory to meet performance and schedule requirements as well as to reduce the system cost. This paper talks about the co-design challenges on a 40nm complex SoC implementation.","PeriodicalId":185326,"journal":{"name":"2010 IEEE Electrical Design of Advanced Package & Systems Symposium","volume":"99 3 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-11-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"Chip-package-board co-design for complex System-on-Chip (SoC)\",\"authors\":\"Mahendrasing Patil, A. Brahme, Michael Shust, K. Coates, Shubhada Thatte, Sreekanth Soman, K. Kumar\",\"doi\":\"10.1109/EPEPS.2010.5642795\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Device scaling has allowed us to pack more functionality in a smaller die area. The ever increasing number of interfaces and the complexity of advanced SoCs force custom package design for almost every device rather than using a standard of the shelf package. The time-to-market window is shrinking with rapidly growing demand in the consumer market. To meet package performance with reduced package size and cost constraints, early evaluation of package and board routing is required. Floorplan of today's complex SoCs' is driven not only by the package but also board and overall system design. Chip-Package-Board co-design is obligatory to meet performance and schedule requirements as well as to reduce the system cost. This paper talks about the co-design challenges on a 40nm complex SoC implementation.\",\"PeriodicalId\":185326,\"journal\":{\"name\":\"2010 IEEE Electrical Design of Advanced Package & Systems Symposium\",\"volume\":\"99 3 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2010-11-22\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2010 IEEE Electrical Design of Advanced Package & Systems Symposium\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EPEPS.2010.5642795\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 IEEE Electrical Design of Advanced Package & Systems Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EPEPS.2010.5642795","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Chip-package-board co-design for complex System-on-Chip (SoC)
Device scaling has allowed us to pack more functionality in a smaller die area. The ever increasing number of interfaces and the complexity of advanced SoCs force custom package design for almost every device rather than using a standard of the shelf package. The time-to-market window is shrinking with rapidly growing demand in the consumer market. To meet package performance with reduced package size and cost constraints, early evaluation of package and board routing is required. Floorplan of today's complex SoCs' is driven not only by the package but also board and overall system design. Chip-Package-Board co-design is obligatory to meet performance and schedule requirements as well as to reduce the system cost. This paper talks about the co-design challenges on a 40nm complex SoC implementation.