{"title":"基于低功耗Vedic算法的方形计算仿真及其FPGA实现","authors":"Anjan Kumar, Anupam Yadav","doi":"10.1109/RDCAPE52977.2021.9633712","DOIUrl":null,"url":null,"abstract":"The project’s main goal is to create Vedic Square Technologies for different applications based on historical Indian Vedic Mathematics Sutras. Modern computing equipment has an insatiable desire for quick calculation. The main computational units are adders and multipliers. So far, various sorts of multiplier structures have been proposed to speed up product computation. We must lower the system’s lag for any function. In comparison to standard multiplier designs, Vedic mathematics offers mathematical ways to enhance speed and lower power usage. The Urdhava Tiryakbhyam Sutra approach and also the Carry Select Adder methodology are beneficial for reducing power consumption in Vedic multiplication algorithms. UTM stands for Vedic mathematics that is applied vertically and crosswise. Low speed and leakage power have been common problems in circuit design. In comparison to previous algorithms, our proposed multiplication algorithm has a shorter time delay. Power Saving Vedic Square architecture is discussed in this study. The power consumption of these Vedic multiplier systems is reduced, and the outputs are generated faster [1]. We have done the following analysis: - a) Frequency Analysis, b) Effect of Output Load variation on Power Consumption, c) Effect of I/O Toggle Rate variation on Power Consumption, d) Voltage Scaling Analysis, e) Power Analysis on different development boards. Using Xilinx ISE Design Suite 14.7, the approach is programmed using Verilog HDL, and then obtained the simulated timing diagram after synthesizing. The design was implemented on Xilinx Artix-7 (XC7A200T).","PeriodicalId":424987,"journal":{"name":"2021 4th International Conference on Recent Developments in Control, Automation & Power Engineering (RDCAPE)","volume":"22 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-10-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Computational Simulation of Square using Low Power Vedic Algorithm and its Implementation on FPGA\",\"authors\":\"Anjan Kumar, Anupam Yadav\",\"doi\":\"10.1109/RDCAPE52977.2021.9633712\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The project’s main goal is to create Vedic Square Technologies for different applications based on historical Indian Vedic Mathematics Sutras. Modern computing equipment has an insatiable desire for quick calculation. The main computational units are adders and multipliers. So far, various sorts of multiplier structures have been proposed to speed up product computation. We must lower the system’s lag for any function. In comparison to standard multiplier designs, Vedic mathematics offers mathematical ways to enhance speed and lower power usage. The Urdhava Tiryakbhyam Sutra approach and also the Carry Select Adder methodology are beneficial for reducing power consumption in Vedic multiplication algorithms. UTM stands for Vedic mathematics that is applied vertically and crosswise. Low speed and leakage power have been common problems in circuit design. In comparison to previous algorithms, our proposed multiplication algorithm has a shorter time delay. Power Saving Vedic Square architecture is discussed in this study. The power consumption of these Vedic multiplier systems is reduced, and the outputs are generated faster [1]. We have done the following analysis: - a) Frequency Analysis, b) Effect of Output Load variation on Power Consumption, c) Effect of I/O Toggle Rate variation on Power Consumption, d) Voltage Scaling Analysis, e) Power Analysis on different development boards. Using Xilinx ISE Design Suite 14.7, the approach is programmed using Verilog HDL, and then obtained the simulated timing diagram after synthesizing. The design was implemented on Xilinx Artix-7 (XC7A200T).\",\"PeriodicalId\":424987,\"journal\":{\"name\":\"2021 4th International Conference on Recent Developments in Control, Automation & Power Engineering (RDCAPE)\",\"volume\":\"22 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-10-07\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 4th International Conference on Recent Developments in Control, Automation & Power Engineering (RDCAPE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/RDCAPE52977.2021.9633712\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 4th International Conference on Recent Developments in Control, Automation & Power Engineering (RDCAPE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RDCAPE52977.2021.9633712","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
摘要
该项目的主要目标是基于历史上的印度吠陀数学经典,为不同的应用创造吠陀广场技术。现代计算设备对快速计算有着永不满足的需求。主要的计算单元是加法器和乘法器。到目前为止,已经提出了各种各样的乘法器结构来加快乘积的计算速度。我们必须降低系统对任何功能的滞后。与标准乘法器设计相比,吠陀数学提供了提高速度和降低功耗的数学方法。Urdhava Tiryakbhyam经方法和进位选择加法器方法有利于降低吠陀乘法算法的功耗。UTM代表吠陀数学,垂直和横向应用。低转速和漏功率一直是电路设计中常见的问题。与以前的算法相比,我们提出的乘法算法具有更短的时间延迟。本研究探讨了节能的吠陀广场建筑。这些韦达乘数系统的功耗降低了,输出速度也更快了[1]。我们做了以下分析:- a)频率分析,b)输出负载变化对功耗的影响,c) I/O切换速率变化对功耗的影响,d)电压缩放分析,e)不同开发板的功耗分析。采用Xilinx ISE Design Suite 14.7,用Verilog HDL语言对该方法进行编程,综合后得到仿真时序图。该设计在Xilinx Artix-7 (XC7A200T)上实现。
Computational Simulation of Square using Low Power Vedic Algorithm and its Implementation on FPGA
The project’s main goal is to create Vedic Square Technologies for different applications based on historical Indian Vedic Mathematics Sutras. Modern computing equipment has an insatiable desire for quick calculation. The main computational units are adders and multipliers. So far, various sorts of multiplier structures have been proposed to speed up product computation. We must lower the system’s lag for any function. In comparison to standard multiplier designs, Vedic mathematics offers mathematical ways to enhance speed and lower power usage. The Urdhava Tiryakbhyam Sutra approach and also the Carry Select Adder methodology are beneficial for reducing power consumption in Vedic multiplication algorithms. UTM stands for Vedic mathematics that is applied vertically and crosswise. Low speed and leakage power have been common problems in circuit design. In comparison to previous algorithms, our proposed multiplication algorithm has a shorter time delay. Power Saving Vedic Square architecture is discussed in this study. The power consumption of these Vedic multiplier systems is reduced, and the outputs are generated faster [1]. We have done the following analysis: - a) Frequency Analysis, b) Effect of Output Load variation on Power Consumption, c) Effect of I/O Toggle Rate variation on Power Consumption, d) Voltage Scaling Analysis, e) Power Analysis on different development boards. Using Xilinx ISE Design Suite 14.7, the approach is programmed using Verilog HDL, and then obtained the simulated timing diagram after synthesizing. The design was implemented on Xilinx Artix-7 (XC7A200T).