TSV蚀刻与VDP工艺集成,实现高可靠性

T. Murayama, Y. Morikawa
{"title":"TSV蚀刻与VDP工艺集成,实现高可靠性","authors":"T. Murayama, Y. Morikawa","doi":"10.1109/3DIC.2015.7334580","DOIUrl":null,"url":null,"abstract":"TSV (Thru Silicon Via) application for 2.5D silicon interposers and 3D stacked devices is expected to realize a next-generation semiconductor device with high packaging density, power saving, and high-speed signal transmission, etc. Recently, discussions on long-term reliability of TSV has been triggered, the establishment of TSV integration technologies contribute to reliability is strongly requested to enable TSV packaging promote mass production. Compared with Bosch etching method, relatively smooth sidewall could be obtained in TSV fabrication by using scallop-free etching method. In scallop-free TSV, there is possibility that TSV reliability can progress due to the thermal-mechanical stress-relief of heterogeneous stacked layer in TSVs, and the continuous PVD barrier metal layer relatively easily obtained on the smooth sidewall of TSV. However, TSV reliability is not decided by only etching method. For example, the wiring-delay by the dielectric constants of the liner film is an important problem which is referred to both case of scallop existence and scallop-free. SiO2 film is adopted generally in TSVs, but is fatal to the high frequency device of the GHz band. Therefore, kind of polymer film is introduced as a low dielectric constant for a high frequency band. And also, the film stress is quite small. This suggests the anti-stress high tolerance capability on the thin wafer. Not depended on scallop-free etching method only, the use of polymer film will contribute to more reliable TSV integration from the perspective of liner material.","PeriodicalId":253726,"journal":{"name":"2015 International 3D Systems Integration Conference (3DIC)","volume":"62 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-11-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"TSV etching and VDP process integration for high reliability\",\"authors\":\"T. Murayama, Y. Morikawa\",\"doi\":\"10.1109/3DIC.2015.7334580\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"TSV (Thru Silicon Via) application for 2.5D silicon interposers and 3D stacked devices is expected to realize a next-generation semiconductor device with high packaging density, power saving, and high-speed signal transmission, etc. Recently, discussions on long-term reliability of TSV has been triggered, the establishment of TSV integration technologies contribute to reliability is strongly requested to enable TSV packaging promote mass production. Compared with Bosch etching method, relatively smooth sidewall could be obtained in TSV fabrication by using scallop-free etching method. In scallop-free TSV, there is possibility that TSV reliability can progress due to the thermal-mechanical stress-relief of heterogeneous stacked layer in TSVs, and the continuous PVD barrier metal layer relatively easily obtained on the smooth sidewall of TSV. However, TSV reliability is not decided by only etching method. For example, the wiring-delay by the dielectric constants of the liner film is an important problem which is referred to both case of scallop existence and scallop-free. SiO2 film is adopted generally in TSVs, but is fatal to the high frequency device of the GHz band. Therefore, kind of polymer film is introduced as a low dielectric constant for a high frequency band. And also, the film stress is quite small. This suggests the anti-stress high tolerance capability on the thin wafer. Not depended on scallop-free etching method only, the use of polymer film will contribute to more reliable TSV integration from the perspective of liner material.\",\"PeriodicalId\":253726,\"journal\":{\"name\":\"2015 International 3D Systems Integration Conference (3DIC)\",\"volume\":\"62 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-11-23\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 International 3D Systems Integration Conference (3DIC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/3DIC.2015.7334580\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 International 3D Systems Integration Conference (3DIC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/3DIC.2015.7334580","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

TSV (Thru Silicon Via)应用于2.5D硅中间层和3D堆叠器件,有望实现具有高封装密度、低功耗、高速信号传输等特点的下一代半导体器件。近年来,关于TSV长期可靠性的讨论已经引发,迫切需要建立有助于TSV可靠性的集成技术,以使TSV封装实现量产。与Bosch刻蚀法相比,采用无扇贝刻蚀法可以获得相对光滑的TSV侧壁。在无扇贝的TSV中,由于TSV中非均质堆叠层的热机械应力消除,TSV的可靠性有可能得到提高,并且在TSV光滑的侧壁上相对容易获得连续的PVD势垒金属层。然而,TSV的可靠性并不仅仅取决于蚀刻方法。例如,衬里薄膜的介电常数引起的布线延迟是一个重要的问题,它涉及到有扇贝存在和没有扇贝的情况。tsv中普遍采用SiO2薄膜,但对GHz频段的高频器件是致命的。因此,介绍了一种在高频段具有低介电常数的聚合物薄膜。而且,薄膜应力很小。这表明薄晶片具有抗应力高耐受性。不依赖于无扇贝蚀刻法,从衬里材料的角度来看,聚合物薄膜的使用将有助于更可靠的TSV集成。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
TSV etching and VDP process integration for high reliability
TSV (Thru Silicon Via) application for 2.5D silicon interposers and 3D stacked devices is expected to realize a next-generation semiconductor device with high packaging density, power saving, and high-speed signal transmission, etc. Recently, discussions on long-term reliability of TSV has been triggered, the establishment of TSV integration technologies contribute to reliability is strongly requested to enable TSV packaging promote mass production. Compared with Bosch etching method, relatively smooth sidewall could be obtained in TSV fabrication by using scallop-free etching method. In scallop-free TSV, there is possibility that TSV reliability can progress due to the thermal-mechanical stress-relief of heterogeneous stacked layer in TSVs, and the continuous PVD barrier metal layer relatively easily obtained on the smooth sidewall of TSV. However, TSV reliability is not decided by only etching method. For example, the wiring-delay by the dielectric constants of the liner film is an important problem which is referred to both case of scallop existence and scallop-free. SiO2 film is adopted generally in TSVs, but is fatal to the high frequency device of the GHz band. Therefore, kind of polymer film is introduced as a low dielectric constant for a high frequency band. And also, the film stress is quite small. This suggests the anti-stress high tolerance capability on the thin wafer. Not depended on scallop-free etching method only, the use of polymer film will contribute to more reliable TSV integration from the perspective of liner material.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信