Woongtaek Lim, Jongyoon Hwang, Dongjoo Kim, Shiwon Jeon, Suho Son, Minkyu Song
{"title":"一种低噪声CMOS图像传感器,具有14位两步单斜率ADC和柱自校准技术","authors":"Woongtaek Lim, Jongyoon Hwang, Dongjoo Kim, Shiwon Jeon, Suho Son, Minkyu Song","doi":"10.1109/ICECS.2014.7049918","DOIUrl":null,"url":null,"abstract":"In this paper, a low-noise CMOS Image Sensor (CIS) based on a 14-bit Two-Step Single-Slope ADC (TS SS ADC) and a column self-calibration technique is proposed. The TS SS ADC is good for the video system which requires fast operation because its conversion speed is faster than the Single Slope ADC (SS ADC) by more than 10 times. However, there are a lot of errors in the circuit operation on the connection point between the coarse block and the fine block due to the 2-step composition of the TS SS ADC. This makes it difficult to implement the TS SS ADC into the high resolution more than 10-bit and the product. In order to improve the drawbacks of TS SS ADC, a new 4-input comparator is discussed. Further, a column self-calibration technique to reduce the Fixed Pattern Noise (FPN) is also described. The chip has been fabricated by Samsung 0.13μm CIS technology. The measured conversion time of the ADC is 17μs and the high frame rate of 120 frames/s (fps) is achieved at the VGA resolution. The measured column FPN is 0.38LSB, and it is much lower than the other reported ones.","PeriodicalId":133747,"journal":{"name":"2014 21st IEEE International Conference on Electronics, Circuits and Systems (ICECS)","volume":"122 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"12","resultStr":"{\"title\":\"A low noise CMOS image sensor with a 14-bit two-step single-slope ADC and a column self-calibration technique\",\"authors\":\"Woongtaek Lim, Jongyoon Hwang, Dongjoo Kim, Shiwon Jeon, Suho Son, Minkyu Song\",\"doi\":\"10.1109/ICECS.2014.7049918\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, a low-noise CMOS Image Sensor (CIS) based on a 14-bit Two-Step Single-Slope ADC (TS SS ADC) and a column self-calibration technique is proposed. The TS SS ADC is good for the video system which requires fast operation because its conversion speed is faster than the Single Slope ADC (SS ADC) by more than 10 times. However, there are a lot of errors in the circuit operation on the connection point between the coarse block and the fine block due to the 2-step composition of the TS SS ADC. This makes it difficult to implement the TS SS ADC into the high resolution more than 10-bit and the product. In order to improve the drawbacks of TS SS ADC, a new 4-input comparator is discussed. Further, a column self-calibration technique to reduce the Fixed Pattern Noise (FPN) is also described. The chip has been fabricated by Samsung 0.13μm CIS technology. The measured conversion time of the ADC is 17μs and the high frame rate of 120 frames/s (fps) is achieved at the VGA resolution. The measured column FPN is 0.38LSB, and it is much lower than the other reported ones.\",\"PeriodicalId\":133747,\"journal\":{\"name\":\"2014 21st IEEE International Conference on Electronics, Circuits and Systems (ICECS)\",\"volume\":\"122 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"12\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2014 21st IEEE International Conference on Electronics, Circuits and Systems (ICECS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICECS.2014.7049918\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 21st IEEE International Conference on Electronics, Circuits and Systems (ICECS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICECS.2014.7049918","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 12
摘要
提出了一种基于14位两步单斜率ADC (TS - SS ADC)和柱自校准技术的低噪声CMOS图像传感器(CIS)。TS - SS ADC的转换速度比单斜率ADC (Single Slope ADC, SS ADC)快10倍以上,适用于需要快速运行的视频系统。然而,由于TS - SS ADC的两步组成,在粗块和细块之间的连接点上的电路操作存在很多误差。这使得TS - SS ADC难以实现10位以上的高分辨率和产品。为了改善TS - SS ADC的缺点,讨论了一种新的四输入比较器。此外,还介绍了一种降低固定模式噪声(FPN)的柱自校准技术。该芯片采用三星电子0.13μm CIS技术制造。ADC的转换时间为17μs,在VGA分辨率下可实现120帧/秒(fps)的高帧率。实测柱FPN为0.38LSB,远低于其他文献报道。
A low noise CMOS image sensor with a 14-bit two-step single-slope ADC and a column self-calibration technique
In this paper, a low-noise CMOS Image Sensor (CIS) based on a 14-bit Two-Step Single-Slope ADC (TS SS ADC) and a column self-calibration technique is proposed. The TS SS ADC is good for the video system which requires fast operation because its conversion speed is faster than the Single Slope ADC (SS ADC) by more than 10 times. However, there are a lot of errors in the circuit operation on the connection point between the coarse block and the fine block due to the 2-step composition of the TS SS ADC. This makes it difficult to implement the TS SS ADC into the high resolution more than 10-bit and the product. In order to improve the drawbacks of TS SS ADC, a new 4-input comparator is discussed. Further, a column self-calibration technique to reduce the Fixed Pattern Noise (FPN) is also described. The chip has been fabricated by Samsung 0.13μm CIS technology. The measured conversion time of the ADC is 17μs and the high frame rate of 120 frames/s (fps) is achieved at the VGA resolution. The measured column FPN is 0.38LSB, and it is much lower than the other reported ones.