{"title":"工艺诱导机械应力感知多螺距优化提高电路性能","authors":"N. Alam, B. Anand, S. Dasgupta","doi":"10.1109/ISQED.2012.6187570","DOIUrl":null,"url":null,"abstract":"This paper investigates the circuit performance improvement through poly-pitch scaling in strain engineered devices. We use tensile contact etch stop liner(t-CESL), compressive contact etch stop liner(c-CESL), embedded SiC and SiGe as stress sources in NMOS and PMOS devices. It is observed that poly-pitch optimization delivers ~18% and ~13% reduction in delay of an inverter driving FO4 and FOl loads respectively. We observe that, in the presence of process induced mechanical stress; the optimum poly-pitch depends upon the size of the driver and the load. Finally, we present a model for choosing optimum poly-pitch for enhanced circuit performance while taking care of the power constraint.","PeriodicalId":205874,"journal":{"name":"Thirteenth International Symposium on Quality Electronic Design (ISQED)","volume":"91 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-03-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":"{\"title\":\"Process induced mechanical stress aware poly-pitch optimization for enhanced circuit performance\",\"authors\":\"N. Alam, B. Anand, S. Dasgupta\",\"doi\":\"10.1109/ISQED.2012.6187570\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper investigates the circuit performance improvement through poly-pitch scaling in strain engineered devices. We use tensile contact etch stop liner(t-CESL), compressive contact etch stop liner(c-CESL), embedded SiC and SiGe as stress sources in NMOS and PMOS devices. It is observed that poly-pitch optimization delivers ~18% and ~13% reduction in delay of an inverter driving FO4 and FOl loads respectively. We observe that, in the presence of process induced mechanical stress; the optimum poly-pitch depends upon the size of the driver and the load. Finally, we present a model for choosing optimum poly-pitch for enhanced circuit performance while taking care of the power constraint.\",\"PeriodicalId\":205874,\"journal\":{\"name\":\"Thirteenth International Symposium on Quality Electronic Design (ISQED)\",\"volume\":\"91 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-03-19\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"9\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Thirteenth International Symposium on Quality Electronic Design (ISQED)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISQED.2012.6187570\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Thirteenth International Symposium on Quality Electronic Design (ISQED)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISQED.2012.6187570","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Process induced mechanical stress aware poly-pitch optimization for enhanced circuit performance
This paper investigates the circuit performance improvement through poly-pitch scaling in strain engineered devices. We use tensile contact etch stop liner(t-CESL), compressive contact etch stop liner(c-CESL), embedded SiC and SiGe as stress sources in NMOS and PMOS devices. It is observed that poly-pitch optimization delivers ~18% and ~13% reduction in delay of an inverter driving FO4 and FOl loads respectively. We observe that, in the presence of process induced mechanical stress; the optimum poly-pitch depends upon the size of the driver and the load. Finally, we present a model for choosing optimum poly-pitch for enhanced circuit performance while taking care of the power constraint.