Byungjun Kim, Jaehan Park, Seunghyun Moon, K. Kang, J. Sim
{"title":"用于物联网设备的可配置节能的基于晶格的后量子加密处理器","authors":"Byungjun Kim, Jaehan Park, Seunghyun Moon, K. Kang, J. Sim","doi":"10.1109/ESSCIRC55480.2022.9911531","DOIUrl":null,"url":null,"abstract":"This work presents a configurable lattice-based post-quantum cryptography processor suitable for lightweight edge devices. To reduce hardware cost and energy consumption, it employs a look-up-table-based modular multiplication for the number-theoretic transform and a real-time processing for polynomial sampling. Implementation in 28nm CMOS shows 15.4x and 14.5x reductions of gate count and on-chip memory size, respectively, compared to the previous state-of-the-art implementation at the cost of only 54% in energy.","PeriodicalId":168466,"journal":{"name":"ESSCIRC 2022- IEEE 48th European Solid State Circuits Conference (ESSCIRC)","volume":"6 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-09-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Configurable Energy-Efficient Lattice-Based Post-Quantum Cryptography Processor for IoT Devices\",\"authors\":\"Byungjun Kim, Jaehan Park, Seunghyun Moon, K. Kang, J. Sim\",\"doi\":\"10.1109/ESSCIRC55480.2022.9911531\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This work presents a configurable lattice-based post-quantum cryptography processor suitable for lightweight edge devices. To reduce hardware cost and energy consumption, it employs a look-up-table-based modular multiplication for the number-theoretic transform and a real-time processing for polynomial sampling. Implementation in 28nm CMOS shows 15.4x and 14.5x reductions of gate count and on-chip memory size, respectively, compared to the previous state-of-the-art implementation at the cost of only 54% in energy.\",\"PeriodicalId\":168466,\"journal\":{\"name\":\"ESSCIRC 2022- IEEE 48th European Solid State Circuits Conference (ESSCIRC)\",\"volume\":\"6 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-09-19\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"ESSCIRC 2022- IEEE 48th European Solid State Circuits Conference (ESSCIRC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ESSCIRC55480.2022.9911531\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"ESSCIRC 2022- IEEE 48th European Solid State Circuits Conference (ESSCIRC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ESSCIRC55480.2022.9911531","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Configurable Energy-Efficient Lattice-Based Post-Quantum Cryptography Processor for IoT Devices
This work presents a configurable lattice-based post-quantum cryptography processor suitable for lightweight edge devices. To reduce hardware cost and energy consumption, it employs a look-up-table-based modular multiplication for the number-theoretic transform and a real-time processing for polynomial sampling. Implementation in 28nm CMOS shows 15.4x and 14.5x reductions of gate count and on-chip memory size, respectively, compared to the previous state-of-the-art implementation at the cost of only 54% in energy.