Marie Peyrard, Dominique Marais, Xavier Duperthuy, N. Froidevaux, Gilles Jacquemod
{"title":"通过抖动仿真实现DDR接口建模和芯片去耦电容优化","authors":"Marie Peyrard, Dominique Marais, Xavier Duperthuy, N. Froidevaux, Gilles Jacquemod","doi":"10.1109/SPI54345.2022.9874934","DOIUrl":null,"url":null,"abstract":"This paper presents the optimization of additional chip decoupling capacitance, to reduce the noise induced jitter of a DDR interface. This contribution to periodic jitter affects the power distribution network (PDN) design and must be anticipated through system modeling and simulations. A new PDN chip model comprising the equivalent resistance between power pads is introduced. Using this model, the methodology presented allows to select the appropriate number of chip decoupling capacitance to get an operational interface, through noise induced jitter simulation.","PeriodicalId":285253,"journal":{"name":"2022 IEEE 26th Workshop on Signal and Power Integrity (SPI)","volume":"35 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-05-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"DDR interface modeling and chip decoupling capacitance optimization through jitter simulation\",\"authors\":\"Marie Peyrard, Dominique Marais, Xavier Duperthuy, N. Froidevaux, Gilles Jacquemod\",\"doi\":\"10.1109/SPI54345.2022.9874934\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents the optimization of additional chip decoupling capacitance, to reduce the noise induced jitter of a DDR interface. This contribution to periodic jitter affects the power distribution network (PDN) design and must be anticipated through system modeling and simulations. A new PDN chip model comprising the equivalent resistance between power pads is introduced. Using this model, the methodology presented allows to select the appropriate number of chip decoupling capacitance to get an operational interface, through noise induced jitter simulation.\",\"PeriodicalId\":285253,\"journal\":{\"name\":\"2022 IEEE 26th Workshop on Signal and Power Integrity (SPI)\",\"volume\":\"35 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-05-22\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2022 IEEE 26th Workshop on Signal and Power Integrity (SPI)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SPI54345.2022.9874934\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 IEEE 26th Workshop on Signal and Power Integrity (SPI)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SPI54345.2022.9874934","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
DDR interface modeling and chip decoupling capacitance optimization through jitter simulation
This paper presents the optimization of additional chip decoupling capacitance, to reduce the noise induced jitter of a DDR interface. This contribution to periodic jitter affects the power distribution network (PDN) design and must be anticipated through system modeling and simulations. A new PDN chip model comprising the equivalent resistance between power pads is introduced. Using this model, the methodology presented allows to select the appropriate number of chip decoupling capacitance to get an operational interface, through noise induced jitter simulation.