用蒙特卡罗优化工具比较CMOS和BICMOS的NOR解码器结构

W. Heimsch, R. Krebs, K. Ziemann, D. Moebus
{"title":"用蒙特卡罗优化工具比较CMOS和BICMOS的NOR解码器结构","authors":"W. Heimsch, R. Krebs, K. Ziemann, D. Moebus","doi":"10.1109/ESSCIRC.1988.5468286","DOIUrl":null,"url":null,"abstract":"In this work the driveability of CMOS and BICMOS NOR decoders are investigated. An optimization procedure is used to find out the ideal dimension of the transistors in order to get maximum circuit speed. The BICMOS version shows higher speed even at low capacitive loads and its area consumption nearly remains constant even at high capacitive loads. For a load capacity of 3pF a maximal factor 2 of speed improvement for BICMOS is archieved covering the same area as the appropriate CMOS one. For high capacitive loads (50pF) the BICMOS speed improvement is reduced (factor 1.1), but there is still an advantage of area conservation (factor 7.5).","PeriodicalId":197244,"journal":{"name":"ESSCIRC '88: Fourteenth European Solid-State Circuits Conference","volume":"50 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1988-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Comparing CMOS And BICMOS NOR Decoder Structures Using A Monte Carlo Optimization Tool\",\"authors\":\"W. Heimsch, R. Krebs, K. Ziemann, D. Moebus\",\"doi\":\"10.1109/ESSCIRC.1988.5468286\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this work the driveability of CMOS and BICMOS NOR decoders are investigated. An optimization procedure is used to find out the ideal dimension of the transistors in order to get maximum circuit speed. The BICMOS version shows higher speed even at low capacitive loads and its area consumption nearly remains constant even at high capacitive loads. For a load capacity of 3pF a maximal factor 2 of speed improvement for BICMOS is archieved covering the same area as the appropriate CMOS one. For high capacitive loads (50pF) the BICMOS speed improvement is reduced (factor 1.1), but there is still an advantage of area conservation (factor 7.5).\",\"PeriodicalId\":197244,\"journal\":{\"name\":\"ESSCIRC '88: Fourteenth European Solid-State Circuits Conference\",\"volume\":\"50 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1988-09-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"ESSCIRC '88: Fourteenth European Solid-State Circuits Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ESSCIRC.1988.5468286\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"ESSCIRC '88: Fourteenth European Solid-State Circuits Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ESSCIRC.1988.5468286","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

本文研究了CMOS和BICMOS NOR解码器的可驾驶性。为了获得最大的电路速度,采用了优化程序来确定晶体管的理想尺寸。BICMOS版本即使在低容性负载下也显示出更高的速度,并且即使在高容性负载下其面积消耗也几乎保持不变。对于负载能力为3pF的BICMOS,实现了与适当的CMOS相同面积的最大速度提升因子2。对于高容性负载(50pF), BICMOS的速度改进降低了(因子1.1),但仍然具有面积守恒的优势(因子7.5)。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Comparing CMOS And BICMOS NOR Decoder Structures Using A Monte Carlo Optimization Tool
In this work the driveability of CMOS and BICMOS NOR decoders are investigated. An optimization procedure is used to find out the ideal dimension of the transistors in order to get maximum circuit speed. The BICMOS version shows higher speed even at low capacitive loads and its area consumption nearly remains constant even at high capacitive loads. For a load capacity of 3pF a maximal factor 2 of speed improvement for BICMOS is archieved covering the same area as the appropriate CMOS one. For high capacitive loads (50pF) the BICMOS speed improvement is reduced (factor 1.1), but there is still an advantage of area conservation (factor 7.5).
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信