G. Malik, Mubashir Ahmad, F. A. Khanday, N. Parveen
{"title":"三栅自旋场效应晶体管的仿真及其在数字逻辑中的应用","authors":"G. Malik, Mubashir Ahmad, F. A. Khanday, N. Parveen","doi":"10.1109/VLSIDCS47293.2020.9179894","DOIUrl":null,"url":null,"abstract":"The simulation of Triple Gate Spin-FET having Indium Arsenide as its channel material is performed using its mathematical model in this paper. The simulation results are validated using dc simulations. Later by setting the suitable channels and various other parameters like spin injection, spin detection etc., diverse logic functions are attained. the different inputs are given at the various gate terminals. The functions obtained are implemented using only one multi gate spin-FET. If the same functions would be implemented using conventional CMOS, the number of devices required will be much higher. The functions obtained are also proficient in terms of power and speed as paralleled to the design using VLSI CMOS. The performance of the proposed designed is compared to the already existent VLSI CMOS for the same logic functions in a table.","PeriodicalId":446218,"journal":{"name":"2020 IEEE VLSI DEVICE CIRCUIT AND SYSTEM (VLSI DCS)","volume":"22 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-07-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Simulation of Triple Gate Spin Field-Effect Transistor and its Applications to Digital Logic\",\"authors\":\"G. Malik, Mubashir Ahmad, F. A. Khanday, N. Parveen\",\"doi\":\"10.1109/VLSIDCS47293.2020.9179894\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The simulation of Triple Gate Spin-FET having Indium Arsenide as its channel material is performed using its mathematical model in this paper. The simulation results are validated using dc simulations. Later by setting the suitable channels and various other parameters like spin injection, spin detection etc., diverse logic functions are attained. the different inputs are given at the various gate terminals. The functions obtained are implemented using only one multi gate spin-FET. If the same functions would be implemented using conventional CMOS, the number of devices required will be much higher. The functions obtained are also proficient in terms of power and speed as paralleled to the design using VLSI CMOS. The performance of the proposed designed is compared to the already existent VLSI CMOS for the same logic functions in a table.\",\"PeriodicalId\":446218,\"journal\":{\"name\":\"2020 IEEE VLSI DEVICE CIRCUIT AND SYSTEM (VLSI DCS)\",\"volume\":\"22 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-07-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 IEEE VLSI DEVICE CIRCUIT AND SYSTEM (VLSI DCS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/VLSIDCS47293.2020.9179894\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 IEEE VLSI DEVICE CIRCUIT AND SYSTEM (VLSI DCS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSIDCS47293.2020.9179894","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Simulation of Triple Gate Spin Field-Effect Transistor and its Applications to Digital Logic
The simulation of Triple Gate Spin-FET having Indium Arsenide as its channel material is performed using its mathematical model in this paper. The simulation results are validated using dc simulations. Later by setting the suitable channels and various other parameters like spin injection, spin detection etc., diverse logic functions are attained. the different inputs are given at the various gate terminals. The functions obtained are implemented using only one multi gate spin-FET. If the same functions would be implemented using conventional CMOS, the number of devices required will be much higher. The functions obtained are also proficient in terms of power and speed as paralleled to the design using VLSI CMOS. The performance of the proposed designed is compared to the already existent VLSI CMOS for the same logic functions in a table.