Kyung-Hoae Koo, P. Kapur, Jeongha Park, Hyunjong Noh, S. Wong, K. Saraswat
{"title":"电容驱动低摆幅与传统铜和碳纳米管线互连技术的性能比较","authors":"Kyung-Hoae Koo, P. Kapur, Jeongha Park, Hyunjong Noh, S. Wong, K. Saraswat","doi":"10.1109/IITC.2009.5090330","DOIUrl":null,"url":null,"abstract":"The on-chip interconnect bottleneck with conventional Cu/low-k and delay optimized repeater scheme presents a compelling reason to explore novel interconnect circuit architectures. The capacitively driven low-swing interconnect (CDLSI) has the potential to affect a significant energy saving and latency reduction. The purpose of this work is two fold: Firstly, to develop an accurate analytical, optimized model for CDLSI wire scheme; Secondly, to quantify and compare the delay and energy expenditure for not only different interconnect circuit schemes, but also various future technologies such as Cu, carbon nanotube and optics. We find that CDLSI circuit scheme outperforms the conventional interconnects in latency and energy per bit for lower bandwidth requirement, while these advantages degrade for higher bandwidth requirements.","PeriodicalId":301012,"journal":{"name":"2009 IEEE International Interconnect Technology Conference","volume":"2000 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-06-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":"{\"title\":\"Performance Comparison between capacitively driven low swing and conventional interconnects for CU and carbon nanotube wire technologies\",\"authors\":\"Kyung-Hoae Koo, P. Kapur, Jeongha Park, Hyunjong Noh, S. Wong, K. Saraswat\",\"doi\":\"10.1109/IITC.2009.5090330\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The on-chip interconnect bottleneck with conventional Cu/low-k and delay optimized repeater scheme presents a compelling reason to explore novel interconnect circuit architectures. The capacitively driven low-swing interconnect (CDLSI) has the potential to affect a significant energy saving and latency reduction. The purpose of this work is two fold: Firstly, to develop an accurate analytical, optimized model for CDLSI wire scheme; Secondly, to quantify and compare the delay and energy expenditure for not only different interconnect circuit schemes, but also various future technologies such as Cu, carbon nanotube and optics. We find that CDLSI circuit scheme outperforms the conventional interconnects in latency and energy per bit for lower bandwidth requirement, while these advantages degrade for higher bandwidth requirements.\",\"PeriodicalId\":301012,\"journal\":{\"name\":\"2009 IEEE International Interconnect Technology Conference\",\"volume\":\"2000 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2009-06-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"7\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2009 IEEE International Interconnect Technology Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IITC.2009.5090330\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 IEEE International Interconnect Technology Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IITC.2009.5090330","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Performance Comparison between capacitively driven low swing and conventional interconnects for CU and carbon nanotube wire technologies
The on-chip interconnect bottleneck with conventional Cu/low-k and delay optimized repeater scheme presents a compelling reason to explore novel interconnect circuit architectures. The capacitively driven low-swing interconnect (CDLSI) has the potential to affect a significant energy saving and latency reduction. The purpose of this work is two fold: Firstly, to develop an accurate analytical, optimized model for CDLSI wire scheme; Secondly, to quantify and compare the delay and energy expenditure for not only different interconnect circuit schemes, but also various future technologies such as Cu, carbon nanotube and optics. We find that CDLSI circuit scheme outperforms the conventional interconnects in latency and energy per bit for lower bandwidth requirement, while these advantages degrade for higher bandwidth requirements.