集成跨层解决方案,使硅光子学成为未来的芯片多处理器

P. Grani, S. Bartolini, Emanuele Furdiani, L. Ramini, D. Bertozzi
{"title":"集成跨层解决方案,使硅光子学成为未来的芯片多处理器","authors":"P. Grani, S. Bartolini, Emanuele Furdiani, L. Ramini, D. Bertozzi","doi":"10.1109/IMS3TW.2014.6997403","DOIUrl":null,"url":null,"abstract":"Nanophotonic is a promising solution for interconnections in future chip multiprocessors (CMPs) due to its intrinsic low-latency and low-power features. This paper proposes an integrated approach with physical level design choices to select the most suitable optical network topology, and an adhoc software strategy to improve performance and reduce energy consumption of a tiled CMP architecture. We adopt an all-optical reconfigurable network which has been designed to significantly reduce path-setup latency and energy consumption. Specifically the optimization aims at distributing the traffic into the Network on Chip (NoC) in such a way to limit resurce usage conflicts (during path-setups) and have a more uniform utilization of the fast optical resources. On-chip photonics indeed is the key enabler for such a strategy permitting to reach even far destinations with a reduced latency, the same as the closest ones. We investigate performance/power consumption effects on a CMP system and we compare against both a high-performance electronic folded Torus NoC and the standard optical reconfigurable architecture. The optical network improves 7% on average over the electronic counterpart and, especially when using the dedicated software optimization for matching application locality and network features, it reaches about 26% average execution time improvement.","PeriodicalId":166586,"journal":{"name":"19th Annual International Mixed-Signals, Sensors, and Systems Test Workshop Proceedings","volume":"9 5 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-12-29","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Integrated cross-layer solutions for enabling silicon photonics into future chip multiprocessors\",\"authors\":\"P. Grani, S. Bartolini, Emanuele Furdiani, L. Ramini, D. Bertozzi\",\"doi\":\"10.1109/IMS3TW.2014.6997403\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Nanophotonic is a promising solution for interconnections in future chip multiprocessors (CMPs) due to its intrinsic low-latency and low-power features. This paper proposes an integrated approach with physical level design choices to select the most suitable optical network topology, and an adhoc software strategy to improve performance and reduce energy consumption of a tiled CMP architecture. We adopt an all-optical reconfigurable network which has been designed to significantly reduce path-setup latency and energy consumption. Specifically the optimization aims at distributing the traffic into the Network on Chip (NoC) in such a way to limit resurce usage conflicts (during path-setups) and have a more uniform utilization of the fast optical resources. On-chip photonics indeed is the key enabler for such a strategy permitting to reach even far destinations with a reduced latency, the same as the closest ones. We investigate performance/power consumption effects on a CMP system and we compare against both a high-performance electronic folded Torus NoC and the standard optical reconfigurable architecture. The optical network improves 7% on average over the electronic counterpart and, especially when using the dedicated software optimization for matching application locality and network features, it reaches about 26% average execution time improvement.\",\"PeriodicalId\":166586,\"journal\":{\"name\":\"19th Annual International Mixed-Signals, Sensors, and Systems Test Workshop Proceedings\",\"volume\":\"9 5 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-12-29\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"19th Annual International Mixed-Signals, Sensors, and Systems Test Workshop Proceedings\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IMS3TW.2014.6997403\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"19th Annual International Mixed-Signals, Sensors, and Systems Test Workshop Proceedings","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IMS3TW.2014.6997403","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

摘要

纳米光子由于其固有的低延迟和低功耗特性,在未来的芯片多处理器(cmp)中是一个很有前途的互连解决方案。本文提出了一种结合物理层设计选择的集成方法来选择最合适的光网络拓扑,以及一种特殊的软件策略来提高平铺CMP架构的性能和降低能耗。我们采用全光可重构网络,该网络旨在显著降低路径设置延迟和能耗。具体来说,优化的目的是将流量分配到片上网络(NoC),以限制资源使用冲突(在路径设置期间),并更均匀地利用快速光资源。片上光子学确实是这种策略的关键推动者,它允许以更少的延迟到达远的目的地,就像最近的目的地一样。我们研究了CMP系统的性能/功耗影响,并与高性能电子折叠环面NoC和标准光学可重构架构进行了比较。光网络比电子网络平均提高了7%,特别是当使用专用软件优化来匹配应用位置和网络特性时,平均执行时间提高了约26%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Integrated cross-layer solutions for enabling silicon photonics into future chip multiprocessors
Nanophotonic is a promising solution for interconnections in future chip multiprocessors (CMPs) due to its intrinsic low-latency and low-power features. This paper proposes an integrated approach with physical level design choices to select the most suitable optical network topology, and an adhoc software strategy to improve performance and reduce energy consumption of a tiled CMP architecture. We adopt an all-optical reconfigurable network which has been designed to significantly reduce path-setup latency and energy consumption. Specifically the optimization aims at distributing the traffic into the Network on Chip (NoC) in such a way to limit resurce usage conflicts (during path-setups) and have a more uniform utilization of the fast optical resources. On-chip photonics indeed is the key enabler for such a strategy permitting to reach even far destinations with a reduced latency, the same as the closest ones. We investigate performance/power consumption effects on a CMP system and we compare against both a high-performance electronic folded Torus NoC and the standard optical reconfigurable architecture. The optical network improves 7% on average over the electronic counterpart and, especially when using the dedicated software optimization for matching application locality and network features, it reaches about 26% average execution time improvement.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信