{"title":"MPEG-4中MC插值的高效VLSI实现","authors":"Deng Lei, Wen Gao, Mingzeng Hu, Z. Ji","doi":"10.1109/IWSOC.2004.1319868","DOIUrl":null,"url":null,"abstract":"Quarter sample mode interpolation is one of critical paths of the MPEG-4 decoder because it has a finite impulse response (FIR) digital filter which is a computationally expensive process. Normal FIR architectures are not suitable for this application due to the set of short input data streams. After reforming a referenced pure systolic FIR, the paper gets an efficient architecture of quarter sample mode interpolation and the architecture is suitable for VLSI. Experimental result shows that the proposed architecture can satisfy MPEG-4 decoder applications.","PeriodicalId":306688,"journal":{"name":"4th IEEE International Workshop on System-on-Chip for Real-Time Applications","volume":"5 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-07-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"An efficient VLSI implementation of MC interpolation for MPEG-4\",\"authors\":\"Deng Lei, Wen Gao, Mingzeng Hu, Z. Ji\",\"doi\":\"10.1109/IWSOC.2004.1319868\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Quarter sample mode interpolation is one of critical paths of the MPEG-4 decoder because it has a finite impulse response (FIR) digital filter which is a computationally expensive process. Normal FIR architectures are not suitable for this application due to the set of short input data streams. After reforming a referenced pure systolic FIR, the paper gets an efficient architecture of quarter sample mode interpolation and the architecture is suitable for VLSI. Experimental result shows that the proposed architecture can satisfy MPEG-4 decoder applications.\",\"PeriodicalId\":306688,\"journal\":{\"name\":\"4th IEEE International Workshop on System-on-Chip for Real-Time Applications\",\"volume\":\"5 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2004-07-19\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"4th IEEE International Workshop on System-on-Chip for Real-Time Applications\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IWSOC.2004.1319868\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"4th IEEE International Workshop on System-on-Chip for Real-Time Applications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IWSOC.2004.1319868","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
An efficient VLSI implementation of MC interpolation for MPEG-4
Quarter sample mode interpolation is one of critical paths of the MPEG-4 decoder because it has a finite impulse response (FIR) digital filter which is a computationally expensive process. Normal FIR architectures are not suitable for this application due to the set of short input data streams. After reforming a referenced pure systolic FIR, the paper gets an efficient architecture of quarter sample mode interpolation and the architecture is suitable for VLSI. Experimental result shows that the proposed architecture can satisfy MPEG-4 decoder applications.