Litong Nie, Zhigong Wang, Lu Tang, Junliang Wang, L. Gao
{"title":"锁相环合成器用双补偿放大器CMOS电荷泵","authors":"Litong Nie, Zhigong Wang, Lu Tang, Junliang Wang, L. Gao","doi":"10.1109/ASICON.2015.7517128","DOIUrl":null,"url":null,"abstract":"A Charge Pump (CP) circuit that minimizes the mismatch between the charging and discharging currents and keeps the currents constant across a wide output voltage range is introduced in this paper. Dual rail-to-rail operational amplifiers are used to enable the CP's charge and discharge currents to be matched well and mitigate the pump-current variation in a wide output range. Besides, a unity-gain amplifier is adopted to eliminate the current sharing effect. The proposed CP circuit is designed and realized in a 0.18-μm CMOS process. The test results show that the current mismatch rate can be less than 1% in the output voltage range of 0.2 V to 1.7 V with the charge pump current of 50 μA and current variation less than 1.2%. The average power consumption of this circuits is about 0.72 mW under a 1.8 V supply voltage.","PeriodicalId":382098,"journal":{"name":"International Conference on ASIC","volume":"32 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A CMOS charge pump with dual compensation amplifiers for phase-locked loops synthesizer\",\"authors\":\"Litong Nie, Zhigong Wang, Lu Tang, Junliang Wang, L. Gao\",\"doi\":\"10.1109/ASICON.2015.7517128\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A Charge Pump (CP) circuit that minimizes the mismatch between the charging and discharging currents and keeps the currents constant across a wide output voltage range is introduced in this paper. Dual rail-to-rail operational amplifiers are used to enable the CP's charge and discharge currents to be matched well and mitigate the pump-current variation in a wide output range. Besides, a unity-gain amplifier is adopted to eliminate the current sharing effect. The proposed CP circuit is designed and realized in a 0.18-μm CMOS process. The test results show that the current mismatch rate can be less than 1% in the output voltage range of 0.2 V to 1.7 V with the charge pump current of 50 μA and current variation less than 1.2%. The average power consumption of this circuits is about 0.72 mW under a 1.8 V supply voltage.\",\"PeriodicalId\":382098,\"journal\":{\"name\":\"International Conference on ASIC\",\"volume\":\"32 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1900-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"International Conference on ASIC\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ASICON.2015.7517128\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Conference on ASIC","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASICON.2015.7517128","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A CMOS charge pump with dual compensation amplifiers for phase-locked loops synthesizer
A Charge Pump (CP) circuit that minimizes the mismatch between the charging and discharging currents and keeps the currents constant across a wide output voltage range is introduced in this paper. Dual rail-to-rail operational amplifiers are used to enable the CP's charge and discharge currents to be matched well and mitigate the pump-current variation in a wide output range. Besides, a unity-gain amplifier is adopted to eliminate the current sharing effect. The proposed CP circuit is designed and realized in a 0.18-μm CMOS process. The test results show that the current mismatch rate can be less than 1% in the output voltage range of 0.2 V to 1.7 V with the charge pump current of 50 μA and current variation less than 1.2%. The average power consumption of this circuits is about 0.72 mW under a 1.8 V supply voltage.