S. Schwantes, T. Florian, M. Graf, F. Dietz, V. Dudek
{"title":"后门效应对SOI LDMOS晶体管击穿行为的影响分析","authors":"S. Schwantes, T. Florian, M. Graf, F. Dietz, V. Dudek","doi":"10.1109/ESSDER.2004.1356537","DOIUrl":null,"url":null,"abstract":"This work investigates the impact of the back gate bias on the drain breakdown behaviour of lateral high voltage SOI transistors with thick epitaxial layers. For the first time, a detailed discussion is presented giving more insight into the physical mechanisms taking place in smart power SOI devices. The results show that five different breakdown mechanisms must be considered. An analytical model that takes the back gate bias and the device parameters into account is presented and verified with a 0.8 /spl mu/m 80 V SOI smart power technology.","PeriodicalId":287103,"journal":{"name":"Proceedings of the 30th European Solid-State Circuits Conference (IEEE Cat. No.04EX850)","volume":"125 1-3 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-11-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"10","resultStr":"{\"title\":\"Analysis of the back gate effect on the breakdown behaviour of SOI LDMOS transistors\",\"authors\":\"S. Schwantes, T. Florian, M. Graf, F. Dietz, V. Dudek\",\"doi\":\"10.1109/ESSDER.2004.1356537\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This work investigates the impact of the back gate bias on the drain breakdown behaviour of lateral high voltage SOI transistors with thick epitaxial layers. For the first time, a detailed discussion is presented giving more insight into the physical mechanisms taking place in smart power SOI devices. The results show that five different breakdown mechanisms must be considered. An analytical model that takes the back gate bias and the device parameters into account is presented and verified with a 0.8 /spl mu/m 80 V SOI smart power technology.\",\"PeriodicalId\":287103,\"journal\":{\"name\":\"Proceedings of the 30th European Solid-State Circuits Conference (IEEE Cat. No.04EX850)\",\"volume\":\"125 1-3 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2004-11-15\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"10\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the 30th European Solid-State Circuits Conference (IEEE Cat. No.04EX850)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ESSDER.2004.1356537\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 30th European Solid-State Circuits Conference (IEEE Cat. No.04EX850)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ESSDER.2004.1356537","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 10
摘要
本文研究了后门偏置对厚外延层侧置高压SOI晶体管漏极击穿行为的影响。本文首次对智能功率SOI器件中的物理机制进行了详细的讨论。结果表明,必须考虑五种不同的击穿机制。提出了考虑后门偏置和器件参数的分析模型,并用0.8 /spl mu/m 80 V SOI智能电源技术进行了验证。
Analysis of the back gate effect on the breakdown behaviour of SOI LDMOS transistors
This work investigates the impact of the back gate bias on the drain breakdown behaviour of lateral high voltage SOI transistors with thick epitaxial layers. For the first time, a detailed discussion is presented giving more insight into the physical mechanisms taking place in smart power SOI devices. The results show that five different breakdown mechanisms must be considered. An analytical model that takes the back gate bias and the device parameters into account is presented and verified with a 0.8 /spl mu/m 80 V SOI smart power technology.