Bin-Jie Jiang, Yu Shi-rui, Dan Wang, Yue-Yu Zhang, Yanpeng Chen, Zhibiao Mao
{"title":"通过在28nm技术节点上的自动重定向应用","authors":"Bin-Jie Jiang, Yu Shi-rui, Dan Wang, Yue-Yu Zhang, Yanpeng Chen, Zhibiao Mao","doi":"10.1109/CSTIC.2015.7153340","DOIUrl":null,"url":null,"abstract":"In 28nm technology node, developing an enough lithographic process window of VIA layer became a major challenge in order to meet the requirements of the connectivity between metal lines. It is widely used to size up VIA in order to enlarge VIA process window if the space between VIA holes and VIA enclosed by metal is big enough. But the traditional retarget method has its own limits as the retarget rule table cannot deal with every complex environment for each VIA hole. In this paper, we studied several issues in the application of CALIBRE auto-retarget function in VIA model-based OPC correction after the traditional retarget treatment. The parameters of the auto-retarget function are optimized based on simulated results and the SEM data of the corresponding VIA holes are collected for DOF verification. The impact of the auto-retarget function on model-based OPC runtime is also evaluated. It is shown in the simulation result that the DOF of certain SRAM patterns can be enlarged as much as to 30nm after applying the auto-retarget function. The silicon data confirms the simulation prediction and that the DOF of the patterns become enough for lithographic process. Meanwhile, auto-retarget has little impact on model-based OPC runtime.","PeriodicalId":130108,"journal":{"name":"2015 China Semiconductor Technology International Conference","volume":"38 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-03-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Via auto retarget application in 28nm technology node\",\"authors\":\"Bin-Jie Jiang, Yu Shi-rui, Dan Wang, Yue-Yu Zhang, Yanpeng Chen, Zhibiao Mao\",\"doi\":\"10.1109/CSTIC.2015.7153340\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In 28nm technology node, developing an enough lithographic process window of VIA layer became a major challenge in order to meet the requirements of the connectivity between metal lines. It is widely used to size up VIA in order to enlarge VIA process window if the space between VIA holes and VIA enclosed by metal is big enough. But the traditional retarget method has its own limits as the retarget rule table cannot deal with every complex environment for each VIA hole. In this paper, we studied several issues in the application of CALIBRE auto-retarget function in VIA model-based OPC correction after the traditional retarget treatment. The parameters of the auto-retarget function are optimized based on simulated results and the SEM data of the corresponding VIA holes are collected for DOF verification. The impact of the auto-retarget function on model-based OPC runtime is also evaluated. It is shown in the simulation result that the DOF of certain SRAM patterns can be enlarged as much as to 30nm after applying the auto-retarget function. The silicon data confirms the simulation prediction and that the DOF of the patterns become enough for lithographic process. Meanwhile, auto-retarget has little impact on model-based OPC runtime.\",\"PeriodicalId\":130108,\"journal\":{\"name\":\"2015 China Semiconductor Technology International Conference\",\"volume\":\"38 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-03-15\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 China Semiconductor Technology International Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CSTIC.2015.7153340\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 China Semiconductor Technology International Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CSTIC.2015.7153340","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Via auto retarget application in 28nm technology node
In 28nm technology node, developing an enough lithographic process window of VIA layer became a major challenge in order to meet the requirements of the connectivity between metal lines. It is widely used to size up VIA in order to enlarge VIA process window if the space between VIA holes and VIA enclosed by metal is big enough. But the traditional retarget method has its own limits as the retarget rule table cannot deal with every complex environment for each VIA hole. In this paper, we studied several issues in the application of CALIBRE auto-retarget function in VIA model-based OPC correction after the traditional retarget treatment. The parameters of the auto-retarget function are optimized based on simulated results and the SEM data of the corresponding VIA holes are collected for DOF verification. The impact of the auto-retarget function on model-based OPC runtime is also evaluated. It is shown in the simulation result that the DOF of certain SRAM patterns can be enlarged as much as to 30nm after applying the auto-retarget function. The silicon data confirms the simulation prediction and that the DOF of the patterns become enough for lithographic process. Meanwhile, auto-retarget has little impact on model-based OPC runtime.