Spartan-3A fpga中功率噪声感知设计的延迟建模

J. Freijedo, M. Valdés, M. J. Moure, L. Costas, J. Rodríguez-Andina, J. Semião, F. Vargas, I. Teixeira, J. P. Teixeira
{"title":"Spartan-3A fpga中功率噪声感知设计的延迟建模","authors":"J. Freijedo, M. Valdés, M. J. Moure, L. Costas, J. Rodríguez-Andina, J. Semião, F. Vargas, I. Teixeira, J. P. Teixeira","doi":"10.1109/SPL.2010.5483026","DOIUrl":null,"url":null,"abstract":"There is a continuously increasing demand for lower power consumption and higher operating frequencies in digital systems. In addition, external or operation-induced disturbances may significantly affect circuit functionality or performance. This paper analyzes the effect of power supply disturbances on the propagation delays of digital circuits implemented in Spartan-3A FPGAs and demonstrates that a previously proposed time management methodology can successfully be applied to the design of circuits with increased robustness to these disturbances. Experimental results are presented that support the claimed contributions of the work.","PeriodicalId":372692,"journal":{"name":"2010 VI Southern Programmable Logic Conference (SPL)","volume":"119 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-03-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Delay modeling for power noise-aware design in Spartan-3A FPGAs\",\"authors\":\"J. Freijedo, M. Valdés, M. J. Moure, L. Costas, J. Rodríguez-Andina, J. Semião, F. Vargas, I. Teixeira, J. P. Teixeira\",\"doi\":\"10.1109/SPL.2010.5483026\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"There is a continuously increasing demand for lower power consumption and higher operating frequencies in digital systems. In addition, external or operation-induced disturbances may significantly affect circuit functionality or performance. This paper analyzes the effect of power supply disturbances on the propagation delays of digital circuits implemented in Spartan-3A FPGAs and demonstrates that a previously proposed time management methodology can successfully be applied to the design of circuits with increased robustness to these disturbances. Experimental results are presented that support the claimed contributions of the work.\",\"PeriodicalId\":372692,\"journal\":{\"name\":\"2010 VI Southern Programmable Logic Conference (SPL)\",\"volume\":\"119 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2010-03-24\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2010 VI Southern Programmable Logic Conference (SPL)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SPL.2010.5483026\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 VI Southern Programmable Logic Conference (SPL)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SPL.2010.5483026","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

在数字系统中,对低功耗和高工作频率的需求不断增加。此外,外部或操作引起的干扰可能会显著影响电路的功能或性能。本文分析了电源干扰对在Spartan-3A fpga中实现的数字电路的传播延迟的影响,并证明了先前提出的时间管理方法可以成功地应用于具有增强对这些干扰的鲁棒性的电路设计。实验结果支持了所声称的工作贡献。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Delay modeling for power noise-aware design in Spartan-3A FPGAs
There is a continuously increasing demand for lower power consumption and higher operating frequencies in digital systems. In addition, external or operation-induced disturbances may significantly affect circuit functionality or performance. This paper analyzes the effect of power supply disturbances on the propagation delays of digital circuits implemented in Spartan-3A FPGAs and demonstrates that a previously proposed time management methodology can successfully be applied to the design of circuits with increased robustness to these disturbances. Experimental results are presented that support the claimed contributions of the work.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信