A. Gyure, Alireza Kasnavi, S. Lo, P. Tehrani, William Shu, M. Shahram, Joddy W. Wang, Jindrich Zejda
{"title":"噪声库表征大容量静态噪声分析工具","authors":"A. Gyure, Alireza Kasnavi, S. Lo, P. Tehrani, William Shu, M. Shahram, Joddy W. Wang, Jindrich Zejda","doi":"10.1109/ISQED.2005.85","DOIUrl":null,"url":null,"abstract":"Noise glitches can cause timing degradation in switching nodes or incorrect transitions in steady-state or \"quiet\" nodes. These incorrect transitions can propagate through the circuit, and can create functional errors or failures. This paper presents both a method and a practical implementation technique for accurately and efficiently characterizing and modeling the propagation of noise glitches through a cell within an integrated circuit. A characterization methodology is developed to generate noise immunity criteria (NIC) and noise propagation tables (NPT) for a given cell library. The resulting look-up tables are appended to any standard gate-level library to be utilized by static timing and noise analysis (STNA) tools.","PeriodicalId":333840,"journal":{"name":"Sixth international symposium on quality electronic design (isqed'05)","volume":"274 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-03-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Noise library characterization for large capacity static noise analysis tools\",\"authors\":\"A. Gyure, Alireza Kasnavi, S. Lo, P. Tehrani, William Shu, M. Shahram, Joddy W. Wang, Jindrich Zejda\",\"doi\":\"10.1109/ISQED.2005.85\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Noise glitches can cause timing degradation in switching nodes or incorrect transitions in steady-state or \\\"quiet\\\" nodes. These incorrect transitions can propagate through the circuit, and can create functional errors or failures. This paper presents both a method and a practical implementation technique for accurately and efficiently characterizing and modeling the propagation of noise glitches through a cell within an integrated circuit. A characterization methodology is developed to generate noise immunity criteria (NIC) and noise propagation tables (NPT) for a given cell library. The resulting look-up tables are appended to any standard gate-level library to be utilized by static timing and noise analysis (STNA) tools.\",\"PeriodicalId\":333840,\"journal\":{\"name\":\"Sixth international symposium on quality electronic design (isqed'05)\",\"volume\":\"274 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2005-03-21\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Sixth international symposium on quality electronic design (isqed'05)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISQED.2005.85\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Sixth international symposium on quality electronic design (isqed'05)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISQED.2005.85","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Noise library characterization for large capacity static noise analysis tools
Noise glitches can cause timing degradation in switching nodes or incorrect transitions in steady-state or "quiet" nodes. These incorrect transitions can propagate through the circuit, and can create functional errors or failures. This paper presents both a method and a practical implementation technique for accurately and efficiently characterizing and modeling the propagation of noise glitches through a cell within an integrated circuit. A characterization methodology is developed to generate noise immunity criteria (NIC) and noise propagation tables (NPT) for a given cell library. The resulting look-up tables are appended to any standard gate-level library to be utilized by static timing and noise analysis (STNA) tools.