噪声库表征大容量静态噪声分析工具

A. Gyure, Alireza Kasnavi, S. Lo, P. Tehrani, William Shu, M. Shahram, Joddy W. Wang, Jindrich Zejda
{"title":"噪声库表征大容量静态噪声分析工具","authors":"A. Gyure, Alireza Kasnavi, S. Lo, P. Tehrani, William Shu, M. Shahram, Joddy W. Wang, Jindrich Zejda","doi":"10.1109/ISQED.2005.85","DOIUrl":null,"url":null,"abstract":"Noise glitches can cause timing degradation in switching nodes or incorrect transitions in steady-state or \"quiet\" nodes. These incorrect transitions can propagate through the circuit, and can create functional errors or failures. This paper presents both a method and a practical implementation technique for accurately and efficiently characterizing and modeling the propagation of noise glitches through a cell within an integrated circuit. A characterization methodology is developed to generate noise immunity criteria (NIC) and noise propagation tables (NPT) for a given cell library. The resulting look-up tables are appended to any standard gate-level library to be utilized by static timing and noise analysis (STNA) tools.","PeriodicalId":333840,"journal":{"name":"Sixth international symposium on quality electronic design (isqed'05)","volume":"274 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-03-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Noise library characterization for large capacity static noise analysis tools\",\"authors\":\"A. Gyure, Alireza Kasnavi, S. Lo, P. Tehrani, William Shu, M. Shahram, Joddy W. Wang, Jindrich Zejda\",\"doi\":\"10.1109/ISQED.2005.85\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Noise glitches can cause timing degradation in switching nodes or incorrect transitions in steady-state or \\\"quiet\\\" nodes. These incorrect transitions can propagate through the circuit, and can create functional errors or failures. This paper presents both a method and a practical implementation technique for accurately and efficiently characterizing and modeling the propagation of noise glitches through a cell within an integrated circuit. A characterization methodology is developed to generate noise immunity criteria (NIC) and noise propagation tables (NPT) for a given cell library. The resulting look-up tables are appended to any standard gate-level library to be utilized by static timing and noise analysis (STNA) tools.\",\"PeriodicalId\":333840,\"journal\":{\"name\":\"Sixth international symposium on quality electronic design (isqed'05)\",\"volume\":\"274 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2005-03-21\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Sixth international symposium on quality electronic design (isqed'05)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISQED.2005.85\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Sixth international symposium on quality electronic design (isqed'05)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISQED.2005.85","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

摘要

噪声故障可能导致切换节点的时序退化或在稳态或“安静”节点中不正确的转换。这些不正确的转换可以通过电路传播,并可能造成功能错误或故障。本文提出了一种方法和实用的实现技术,以准确和有效地表征和建模噪声故障在集成电路中通过单元的传播。提出了一种表征方法,用于生成给定细胞库的抗扰度准则(NIC)和噪声传播表(NPT)。生成的查找表被附加到任何标准门级库中,供静态时序和噪声分析(STNA)工具使用。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Noise library characterization for large capacity static noise analysis tools
Noise glitches can cause timing degradation in switching nodes or incorrect transitions in steady-state or "quiet" nodes. These incorrect transitions can propagate through the circuit, and can create functional errors or failures. This paper presents both a method and a practical implementation technique for accurately and efficiently characterizing and modeling the propagation of noise glitches through a cell within an integrated circuit. A characterization methodology is developed to generate noise immunity criteria (NIC) and noise propagation tables (NPT) for a given cell library. The resulting look-up tables are appended to any standard gate-level library to be utilized by static timing and noise analysis (STNA) tools.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信