基于优化重整化程序的JPEG2000算法编码器设计

Li Wensong, Zhu En, Lin Ye, Sun Lei, Liu Jun
{"title":"基于优化重整化程序的JPEG2000算法编码器设计","authors":"Li Wensong, Zhu En, Lin Ye, Sun Lei, Liu Jun","doi":"10.1109/CMSP.2011.161","DOIUrl":null,"url":null,"abstract":"JPEG2000 of high performance is one of the best solutions for video transmission in the wireless environment with features of multi-hop and low data rate. Arithmetic coder is used for entropy coding in JPEG2000, which involves heavy loop-iterative operations, restricting the performance of the whole JPEG2000 encoder. In this letter, an efficient algorithm for the renormalization procedure is present, which enables the whole arithmetic coder to perform sequentially, reducing the computation and easy to implement on hardware. The hardware architecture is present, reading in and encoding one pair of CX/D per cycle. The experimental results on FPGA are present. The clock rate can be synthesized into 79.836MHz, and the system throughout is 79.836 Msymbols/s.","PeriodicalId":309902,"journal":{"name":"2011 International Conference on Multimedia and Signal Processing","volume":"410 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-05-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"Design of JPEG2000 Arithmetic Coder Using Optimized Renormalization Procedure\",\"authors\":\"Li Wensong, Zhu En, Lin Ye, Sun Lei, Liu Jun\",\"doi\":\"10.1109/CMSP.2011.161\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"JPEG2000 of high performance is one of the best solutions for video transmission in the wireless environment with features of multi-hop and low data rate. Arithmetic coder is used for entropy coding in JPEG2000, which involves heavy loop-iterative operations, restricting the performance of the whole JPEG2000 encoder. In this letter, an efficient algorithm for the renormalization procedure is present, which enables the whole arithmetic coder to perform sequentially, reducing the computation and easy to implement on hardware. The hardware architecture is present, reading in and encoding one pair of CX/D per cycle. The experimental results on FPGA are present. The clock rate can be synthesized into 79.836MHz, and the system throughout is 79.836 Msymbols/s.\",\"PeriodicalId\":309902,\"journal\":{\"name\":\"2011 International Conference on Multimedia and Signal Processing\",\"volume\":\"410 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2011-05-14\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2011 International Conference on Multimedia and Signal Processing\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CMSP.2011.161\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 International Conference on Multimedia and Signal Processing","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CMSP.2011.161","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

摘要

高性能的JPEG2000是无线环境下视频传输的最佳解决方案之一,具有多跳和低数据速率的特点。JPEG2000采用算术编码器进行熵编码,这涉及到大量的循环迭代操作,限制了整个编码器的性能。本文提出了一种有效的重正规化算法,使整个算术编码器按顺序执行,减少了计算量,并且易于硬件实现。硬件架构是存在的,每个周期读取和编码一对CX/D。给出了在FPGA上的实验结果。时钟速率可合成为79.836 mhz,整个系统的时钟速率为79.836 Msymbols/s。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Design of JPEG2000 Arithmetic Coder Using Optimized Renormalization Procedure
JPEG2000 of high performance is one of the best solutions for video transmission in the wireless environment with features of multi-hop and low data rate. Arithmetic coder is used for entropy coding in JPEG2000, which involves heavy loop-iterative operations, restricting the performance of the whole JPEG2000 encoder. In this letter, an efficient algorithm for the renormalization procedure is present, which enables the whole arithmetic coder to perform sequentially, reducing the computation and easy to implement on hardware. The hardware architecture is present, reading in and encoding one pair of CX/D per cycle. The experimental results on FPGA are present. The clock rate can be synthesized into 79.836MHz, and the system throughout is 79.836 Msymbols/s.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信