Imran Ali, Muhammad Asif, Huo Yingge, M. R. Rehman, Kangyoon Lee
{"title":"一种用于5.8 GHz DSRC应用的超低功耗唤醒接收机数字控制器","authors":"Imran Ali, Muhammad Asif, Huo Yingge, M. R. Rehman, Kangyoon Lee","doi":"10.1109/ISOCC50952.2020.9332967","DOIUrl":null,"url":null,"abstract":"In this paper, an ultra-low power digital controller for 5.8 GHz dedicated short-range communication (DSRC) radio frequency (RF) wake-up receiver (WuRx) is proposed. It improves WuRx reliability, accuracy and enhances battery life by filtering non-wake-up signals. The digital hysteresis is introduced for configurable valid wake-up signal frequency range identification. The programmable successive number of valid wake-up signal cycles are confirmed before generating wake-up interrupt. From 0.9 V supply, it draws 38.5 nA current and consumes only 34.65 nW power. The configurable controller is fully synthesizable, requires 786 gates for its implementation in 130 nm CMOS process with 90 × 80 μm2chip area.","PeriodicalId":270577,"journal":{"name":"2020 International SoC Design Conference (ISOCC)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2020-10-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"An Ultra-Low Power Wake-up Receiver Digital Controller for 5.8 GHz DSRC Applications\",\"authors\":\"Imran Ali, Muhammad Asif, Huo Yingge, M. R. Rehman, Kangyoon Lee\",\"doi\":\"10.1109/ISOCC50952.2020.9332967\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, an ultra-low power digital controller for 5.8 GHz dedicated short-range communication (DSRC) radio frequency (RF) wake-up receiver (WuRx) is proposed. It improves WuRx reliability, accuracy and enhances battery life by filtering non-wake-up signals. The digital hysteresis is introduced for configurable valid wake-up signal frequency range identification. The programmable successive number of valid wake-up signal cycles are confirmed before generating wake-up interrupt. From 0.9 V supply, it draws 38.5 nA current and consumes only 34.65 nW power. The configurable controller is fully synthesizable, requires 786 gates for its implementation in 130 nm CMOS process with 90 × 80 μm2chip area.\",\"PeriodicalId\":270577,\"journal\":{\"name\":\"2020 International SoC Design Conference (ISOCC)\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-10-21\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 International SoC Design Conference (ISOCC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISOCC50952.2020.9332967\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 International SoC Design Conference (ISOCC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISOCC50952.2020.9332967","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
An Ultra-Low Power Wake-up Receiver Digital Controller for 5.8 GHz DSRC Applications
In this paper, an ultra-low power digital controller for 5.8 GHz dedicated short-range communication (DSRC) radio frequency (RF) wake-up receiver (WuRx) is proposed. It improves WuRx reliability, accuracy and enhances battery life by filtering non-wake-up signals. The digital hysteresis is introduced for configurable valid wake-up signal frequency range identification. The programmable successive number of valid wake-up signal cycles are confirmed before generating wake-up interrupt. From 0.9 V supply, it draws 38.5 nA current and consumes only 34.65 nW power. The configurable controller is fully synthesizable, requires 786 gates for its implementation in 130 nm CMOS process with 90 × 80 μm2chip area.