一种用于5.8 GHz DSRC应用的超低功耗唤醒接收机数字控制器

Imran Ali, Muhammad Asif, Huo Yingge, M. R. Rehman, Kangyoon Lee
{"title":"一种用于5.8 GHz DSRC应用的超低功耗唤醒接收机数字控制器","authors":"Imran Ali, Muhammad Asif, Huo Yingge, M. R. Rehman, Kangyoon Lee","doi":"10.1109/ISOCC50952.2020.9332967","DOIUrl":null,"url":null,"abstract":"In this paper, an ultra-low power digital controller for 5.8 GHz dedicated short-range communication (DSRC) radio frequency (RF) wake-up receiver (WuRx) is proposed. It improves WuRx reliability, accuracy and enhances battery life by filtering non-wake-up signals. The digital hysteresis is introduced for configurable valid wake-up signal frequency range identification. The programmable successive number of valid wake-up signal cycles are confirmed before generating wake-up interrupt. From 0.9 V supply, it draws 38.5 nA current and consumes only 34.65 nW power. The configurable controller is fully synthesizable, requires 786 gates for its implementation in 130 nm CMOS process with 90 × 80 μm2chip area.","PeriodicalId":270577,"journal":{"name":"2020 International SoC Design Conference (ISOCC)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2020-10-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"An Ultra-Low Power Wake-up Receiver Digital Controller for 5.8 GHz DSRC Applications\",\"authors\":\"Imran Ali, Muhammad Asif, Huo Yingge, M. R. Rehman, Kangyoon Lee\",\"doi\":\"10.1109/ISOCC50952.2020.9332967\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, an ultra-low power digital controller for 5.8 GHz dedicated short-range communication (DSRC) radio frequency (RF) wake-up receiver (WuRx) is proposed. It improves WuRx reliability, accuracy and enhances battery life by filtering non-wake-up signals. The digital hysteresis is introduced for configurable valid wake-up signal frequency range identification. The programmable successive number of valid wake-up signal cycles are confirmed before generating wake-up interrupt. From 0.9 V supply, it draws 38.5 nA current and consumes only 34.65 nW power. The configurable controller is fully synthesizable, requires 786 gates for its implementation in 130 nm CMOS process with 90 × 80 μm2chip area.\",\"PeriodicalId\":270577,\"journal\":{\"name\":\"2020 International SoC Design Conference (ISOCC)\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-10-21\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 International SoC Design Conference (ISOCC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISOCC50952.2020.9332967\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 International SoC Design Conference (ISOCC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISOCC50952.2020.9332967","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

本文提出了一种用于5.8 GHz专用短程通信(DSRC)射频唤醒接收机(WuRx)的超低功耗数字控制器。它提高了WuRx的可靠性、准确性,并通过过滤非唤醒信号延长了电池寿命。引入数字迟滞,可配置有效的唤醒信号频率范围识别。在产生唤醒中断之前,确认有效唤醒信号周期的可编程连续数。从0.9 V供电,它吸取38.5 nA电流,仅消耗34.65 nW功率。可配置控制器是完全可合成的,在130 nm CMOS工艺中,芯片面积为90 × 80 μm2,需要786个栅极实现。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
An Ultra-Low Power Wake-up Receiver Digital Controller for 5.8 GHz DSRC Applications
In this paper, an ultra-low power digital controller for 5.8 GHz dedicated short-range communication (DSRC) radio frequency (RF) wake-up receiver (WuRx) is proposed. It improves WuRx reliability, accuracy and enhances battery life by filtering non-wake-up signals. The digital hysteresis is introduced for configurable valid wake-up signal frequency range identification. The programmable successive number of valid wake-up signal cycles are confirmed before generating wake-up interrupt. From 0.9 V supply, it draws 38.5 nA current and consumes only 34.65 nW power. The configurable controller is fully synthesizable, requires 786 gates for its implementation in 130 nm CMOS process with 90 × 80 μm2chip area.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信