Chen Ji, Zhibin He, Xubin Jing, Wei Liu, W. Chang, Yu Zhang, A. Pang
{"title":"40nm偏置间隔片工艺优化,提高器件稳定性和失配","authors":"Chen Ji, Zhibin He, Xubin Jing, Wei Liu, W. Chang, Yu Zhang, A. Pang","doi":"10.1109/CSTIC.2015.7153326","DOIUrl":null,"url":null,"abstract":"Continuously shrinking of device CD imposes lots of demanding requirements on wafer manufacturing. In FEOL of wafer processing, device performance will be seriously impacted by the structure including AA/POLY/SPACER. Offset Spacer post Gate POLY increases LDD extension and improves short channel effect, which is a very important factor for good final device performance. This paper focuses on risk assessment for current HLMC 40nm offset spacer process. By changing offset spacer film and optimizing LDD/PKT implant are shown to improve SRAM device mismatch and Vccmin yield performance.","PeriodicalId":130108,"journal":{"name":"2015 China Semiconductor Technology International Conference","volume":"44 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-03-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"40nm offset spacer process optimization to improve device stability and mismatch\",\"authors\":\"Chen Ji, Zhibin He, Xubin Jing, Wei Liu, W. Chang, Yu Zhang, A. Pang\",\"doi\":\"10.1109/CSTIC.2015.7153326\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Continuously shrinking of device CD imposes lots of demanding requirements on wafer manufacturing. In FEOL of wafer processing, device performance will be seriously impacted by the structure including AA/POLY/SPACER. Offset Spacer post Gate POLY increases LDD extension and improves short channel effect, which is a very important factor for good final device performance. This paper focuses on risk assessment for current HLMC 40nm offset spacer process. By changing offset spacer film and optimizing LDD/PKT implant are shown to improve SRAM device mismatch and Vccmin yield performance.\",\"PeriodicalId\":130108,\"journal\":{\"name\":\"2015 China Semiconductor Technology International Conference\",\"volume\":\"44 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-03-15\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 China Semiconductor Technology International Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CSTIC.2015.7153326\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 China Semiconductor Technology International Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CSTIC.2015.7153326","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
40nm offset spacer process optimization to improve device stability and mismatch
Continuously shrinking of device CD imposes lots of demanding requirements on wafer manufacturing. In FEOL of wafer processing, device performance will be seriously impacted by the structure including AA/POLY/SPACER. Offset Spacer post Gate POLY increases LDD extension and improves short channel effect, which is a very important factor for good final device performance. This paper focuses on risk assessment for current HLMC 40nm offset spacer process. By changing offset spacer film and optimizing LDD/PKT implant are shown to improve SRAM device mismatch and Vccmin yield performance.