40nm偏置间隔片工艺优化,提高器件稳定性和失配

Chen Ji, Zhibin He, Xubin Jing, Wei Liu, W. Chang, Yu Zhang, A. Pang
{"title":"40nm偏置间隔片工艺优化,提高器件稳定性和失配","authors":"Chen Ji, Zhibin He, Xubin Jing, Wei Liu, W. Chang, Yu Zhang, A. Pang","doi":"10.1109/CSTIC.2015.7153326","DOIUrl":null,"url":null,"abstract":"Continuously shrinking of device CD imposes lots of demanding requirements on wafer manufacturing. In FEOL of wafer processing, device performance will be seriously impacted by the structure including AA/POLY/SPACER. Offset Spacer post Gate POLY increases LDD extension and improves short channel effect, which is a very important factor for good final device performance. This paper focuses on risk assessment for current HLMC 40nm offset spacer process. By changing offset spacer film and optimizing LDD/PKT implant are shown to improve SRAM device mismatch and Vccmin yield performance.","PeriodicalId":130108,"journal":{"name":"2015 China Semiconductor Technology International Conference","volume":"44 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-03-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"40nm offset spacer process optimization to improve device stability and mismatch\",\"authors\":\"Chen Ji, Zhibin He, Xubin Jing, Wei Liu, W. Chang, Yu Zhang, A. Pang\",\"doi\":\"10.1109/CSTIC.2015.7153326\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Continuously shrinking of device CD imposes lots of demanding requirements on wafer manufacturing. In FEOL of wafer processing, device performance will be seriously impacted by the structure including AA/POLY/SPACER. Offset Spacer post Gate POLY increases LDD extension and improves short channel effect, which is a very important factor for good final device performance. This paper focuses on risk assessment for current HLMC 40nm offset spacer process. By changing offset spacer film and optimizing LDD/PKT implant are shown to improve SRAM device mismatch and Vccmin yield performance.\",\"PeriodicalId\":130108,\"journal\":{\"name\":\"2015 China Semiconductor Technology International Conference\",\"volume\":\"44 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-03-15\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 China Semiconductor Technology International Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CSTIC.2015.7153326\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 China Semiconductor Technology International Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CSTIC.2015.7153326","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

器件CD的不断缩小对晶圆制造提出了许多苛刻的要求。在晶圆加工的FEOL中,AA/POLY/SPACER等结构将严重影响器件的性能。偏置间隔柱栅极POLY增加了LDD的扩展,改善了短通道效应,这是获得良好的最终器件性能的重要因素。本文对现有的HLMC 40nm偏置间隔工艺进行了风险评估。通过改变偏移间隔膜和优化LDD/PKT植入,可以改善SRAM器件失配和Vccmin良率性能。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
40nm offset spacer process optimization to improve device stability and mismatch
Continuously shrinking of device CD imposes lots of demanding requirements on wafer manufacturing. In FEOL of wafer processing, device performance will be seriously impacted by the structure including AA/POLY/SPACER. Offset Spacer post Gate POLY increases LDD extension and improves short channel effect, which is a very important factor for good final device performance. This paper focuses on risk assessment for current HLMC 40nm offset spacer process. By changing offset spacer film and optimizing LDD/PKT implant are shown to improve SRAM device mismatch and Vccmin yield performance.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信