S. Akhter, Saurabh Chaturvedi, Shaheen Khan, Ankur Bhardwaj
{"title":"一个高效的CMOS动态逻辑全加法器","authors":"S. Akhter, Saurabh Chaturvedi, Shaheen Khan, Ankur Bhardwaj","doi":"10.1109/ICSC48311.2020.9182729","DOIUrl":null,"url":null,"abstract":"In this paper, a new topology for dynamic logic-based full adder is proposed and analyzed. The XOR and XNOR gates are generally used as basic logic blocks in the full adder design. In this work, the modified architectures of XOR and XNOR logic gates are used in the implementation of full adder circuit. The suggested topology of XOR/XNOR gates exhibits a full logic swing. The proposed full adder circuit is simulated using the conventional 180 nm CMOS process technology. The simulation results using SPICE simulation tool demonstrate that there are substantial improvements in power dissipation and speed of the proposed circuit compared to the earlier reported designs.","PeriodicalId":334609,"journal":{"name":"2020 6th International Conference on Signal Processing and Communication (ICSC)","volume":"144 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-03-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"An Efficient CMOS Dynamic Logic-Based Full Adder\",\"authors\":\"S. Akhter, Saurabh Chaturvedi, Shaheen Khan, Ankur Bhardwaj\",\"doi\":\"10.1109/ICSC48311.2020.9182729\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, a new topology for dynamic logic-based full adder is proposed and analyzed. The XOR and XNOR gates are generally used as basic logic blocks in the full adder design. In this work, the modified architectures of XOR and XNOR logic gates are used in the implementation of full adder circuit. The suggested topology of XOR/XNOR gates exhibits a full logic swing. The proposed full adder circuit is simulated using the conventional 180 nm CMOS process technology. The simulation results using SPICE simulation tool demonstrate that there are substantial improvements in power dissipation and speed of the proposed circuit compared to the earlier reported designs.\",\"PeriodicalId\":334609,\"journal\":{\"name\":\"2020 6th International Conference on Signal Processing and Communication (ICSC)\",\"volume\":\"144 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-03-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 6th International Conference on Signal Processing and Communication (ICSC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICSC48311.2020.9182729\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 6th International Conference on Signal Processing and Communication (ICSC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICSC48311.2020.9182729","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
In this paper, a new topology for dynamic logic-based full adder is proposed and analyzed. The XOR and XNOR gates are generally used as basic logic blocks in the full adder design. In this work, the modified architectures of XOR and XNOR logic gates are used in the implementation of full adder circuit. The suggested topology of XOR/XNOR gates exhibits a full logic swing. The proposed full adder circuit is simulated using the conventional 180 nm CMOS process technology. The simulation results using SPICE simulation tool demonstrate that there are substantial improvements in power dissipation and speed of the proposed circuit compared to the earlier reported designs.