{"title":"10gb /s低功耗4:1多路复用器,0.18 μm CMOS","authors":"X. Sun, Jun Feng","doi":"10.1109/ISSSE.2010.5607122","DOIUrl":null,"url":null,"abstract":"To reduce the power consumption, a 4:1 multiplexer using the CMOS logic is presented for high-speed operation. The proposed circuit adopts tree-type and half-rate structure. The CMOS logic, such as the dynamic CMOS and pseudo-static CMOS logic, is renewed in this design. The designed circuit is realized in a standard 0.18 μm CMOS process and uses 1.8 V supply voltage. The post simulated result shows that the fully integrated MUX operates well up to 10 Gb/s. The simulated eye opening is 200 mVpp on an external 50 Ohm load. The power consumption of the MUX is 53.3 mW at 10 Gb/s. The overall chip has a size of 0.575×0.475 mm2 and the core size is 0.18×0.12 mm2.","PeriodicalId":211786,"journal":{"name":"2010 International Symposium on Signals, Systems and Electronics","volume":"36 3 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-10-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"14","resultStr":"{\"title\":\"A 10 Gb/s low-power 4:1 multiplexer in 0.18 μm CMOS\",\"authors\":\"X. Sun, Jun Feng\",\"doi\":\"10.1109/ISSSE.2010.5607122\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"To reduce the power consumption, a 4:1 multiplexer using the CMOS logic is presented for high-speed operation. The proposed circuit adopts tree-type and half-rate structure. The CMOS logic, such as the dynamic CMOS and pseudo-static CMOS logic, is renewed in this design. The designed circuit is realized in a standard 0.18 μm CMOS process and uses 1.8 V supply voltage. The post simulated result shows that the fully integrated MUX operates well up to 10 Gb/s. The simulated eye opening is 200 mVpp on an external 50 Ohm load. The power consumption of the MUX is 53.3 mW at 10 Gb/s. The overall chip has a size of 0.575×0.475 mm2 and the core size is 0.18×0.12 mm2.\",\"PeriodicalId\":211786,\"journal\":{\"name\":\"2010 International Symposium on Signals, Systems and Electronics\",\"volume\":\"36 3 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2010-10-21\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"14\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2010 International Symposium on Signals, Systems and Electronics\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISSSE.2010.5607122\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 International Symposium on Signals, Systems and Electronics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISSSE.2010.5607122","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A 10 Gb/s low-power 4:1 multiplexer in 0.18 μm CMOS
To reduce the power consumption, a 4:1 multiplexer using the CMOS logic is presented for high-speed operation. The proposed circuit adopts tree-type and half-rate structure. The CMOS logic, such as the dynamic CMOS and pseudo-static CMOS logic, is renewed in this design. The designed circuit is realized in a standard 0.18 μm CMOS process and uses 1.8 V supply voltage. The post simulated result shows that the fully integrated MUX operates well up to 10 Gb/s. The simulated eye opening is 200 mVpp on an external 50 Ohm load. The power consumption of the MUX is 53.3 mW at 10 Gb/s. The overall chip has a size of 0.575×0.475 mm2 and the core size is 0.18×0.12 mm2.