{"title":"高性能时钟和数字合成-会话8","authors":"J. D. V. Tang","doi":"10.1109/cicc.2004.1358756","DOIUrl":null,"url":null,"abstract":"High performance digital systems require precise clock signals that have accurate phase position and low timing jitter or phase noise. As digital systems improve with each process generation and the applications addressed expand, the performance requirements of the clocking circuits become evermore stringent and varied, while the economics of the chip business, require attention during design to block reuse. This session presents an interesting array of clocking circuits from Phase Lock Loops (PLL), Delay Lock Loops (DLL), Clock & Data Recovery (CDR) blocks to Direct Digital Synthesizers (DDS).","PeriodicalId":407909,"journal":{"name":"Proceedings of the IEEE 2004 Custom Integrated Circuits Conference (IEEE Cat. No.04CH37571)","volume":"134 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"High-performance clocking and digital synthesis - Session 8\",\"authors\":\"J. D. V. Tang\",\"doi\":\"10.1109/cicc.2004.1358756\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"High performance digital systems require precise clock signals that have accurate phase position and low timing jitter or phase noise. As digital systems improve with each process generation and the applications addressed expand, the performance requirements of the clocking circuits become evermore stringent and varied, while the economics of the chip business, require attention during design to block reuse. This session presents an interesting array of clocking circuits from Phase Lock Loops (PLL), Delay Lock Loops (DLL), Clock & Data Recovery (CDR) blocks to Direct Digital Synthesizers (DDS).\",\"PeriodicalId\":407909,\"journal\":{\"name\":\"Proceedings of the IEEE 2004 Custom Integrated Circuits Conference (IEEE Cat. No.04CH37571)\",\"volume\":\"134 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1900-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the IEEE 2004 Custom Integrated Circuits Conference (IEEE Cat. No.04CH37571)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/cicc.2004.1358756\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the IEEE 2004 Custom Integrated Circuits Conference (IEEE Cat. No.04CH37571)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/cicc.2004.1358756","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
High-performance clocking and digital synthesis - Session 8
High performance digital systems require precise clock signals that have accurate phase position and low timing jitter or phase noise. As digital systems improve with each process generation and the applications addressed expand, the performance requirements of the clocking circuits become evermore stringent and varied, while the economics of the chip business, require attention during design to block reuse. This session presents an interesting array of clocking circuits from Phase Lock Loops (PLL), Delay Lock Loops (DLL), Clock & Data Recovery (CDR) blocks to Direct Digital Synthesizers (DDS).