{"title":"针对特定应用的片上网络的产量建模和产量感知映射","authors":"Seyyed Hassan Khalilinezhad, A. Reza, M. Reshadi","doi":"10.1109/NORCHP.2011.6126733","DOIUrl":null,"url":null,"abstract":"Network-on-chip has been proposed as an interconnection solution for increasing number of cores on chips. Increasing number of cores affects the yield of the devices and systems that make use of the multi core chips. Two major factors that affect the system yield are routers and links yield. We propose a yield model which uses variable router yield for the system. Based on this model, a yield aware mapping is proposed. Our proposed mapping algorithm improves yield up to 30 percent. Although the algorithm has decreased power consumption up to 15 percent, it has caused delay to increase 39 percent.","PeriodicalId":108291,"journal":{"name":"2011 NORCHIP","volume":"14 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Yield modeling and yield-aware mapping for application specific networks-on-chip\",\"authors\":\"Seyyed Hassan Khalilinezhad, A. Reza, M. Reshadi\",\"doi\":\"10.1109/NORCHP.2011.6126733\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Network-on-chip has been proposed as an interconnection solution for increasing number of cores on chips. Increasing number of cores affects the yield of the devices and systems that make use of the multi core chips. Two major factors that affect the system yield are routers and links yield. We propose a yield model which uses variable router yield for the system. Based on this model, a yield aware mapping is proposed. Our proposed mapping algorithm improves yield up to 30 percent. Although the algorithm has decreased power consumption up to 15 percent, it has caused delay to increase 39 percent.\",\"PeriodicalId\":108291,\"journal\":{\"name\":\"2011 NORCHIP\",\"volume\":\"14 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2011-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2011 NORCHIP\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/NORCHP.2011.6126733\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 NORCHIP","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NORCHP.2011.6126733","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Yield modeling and yield-aware mapping for application specific networks-on-chip
Network-on-chip has been proposed as an interconnection solution for increasing number of cores on chips. Increasing number of cores affects the yield of the devices and systems that make use of the multi core chips. Two major factors that affect the system yield are routers and links yield. We propose a yield model which uses variable router yield for the system. Based on this model, a yield aware mapping is proposed. Our proposed mapping algorithm improves yield up to 30 percent. Although the algorithm has decreased power consumption up to 15 percent, it has caused delay to increase 39 percent.