{"title":"产量驱动的规则布局综合","authors":"C. Meinhardt, R. Reis","doi":"10.1109/ISVLSI.2013.6654649","DOIUrl":null,"url":null,"abstract":"The continuous devices shrinking has introduced new challenges to integrated circuit design, mainly to deal with the overall yield loss (Beckett 2002). Designers start to take into account process variability impact in the early design stages to successful deal with yield loss. Process variability have a critical effect on integrated circuits increasing power consumption to out of design specifications, accelerating circuit degradation or introducing erroneous circuit functionality. Routing ... This work proposes two main contributions to improve yield: explore regular detailed routing reducing the number of vias and explore new approaches of basic cells in a regular layout synthesis.","PeriodicalId":439122,"journal":{"name":"2013 IEEE Computer Society Annual Symposium on VLSI (ISVLSI)","volume":"13 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-08-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"A yield-driven regular layout synthesis\",\"authors\":\"C. Meinhardt, R. Reis\",\"doi\":\"10.1109/ISVLSI.2013.6654649\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The continuous devices shrinking has introduced new challenges to integrated circuit design, mainly to deal with the overall yield loss (Beckett 2002). Designers start to take into account process variability impact in the early design stages to successful deal with yield loss. Process variability have a critical effect on integrated circuits increasing power consumption to out of design specifications, accelerating circuit degradation or introducing erroneous circuit functionality. Routing ... This work proposes two main contributions to improve yield: explore regular detailed routing reducing the number of vias and explore new approaches of basic cells in a regular layout synthesis.\",\"PeriodicalId\":439122,\"journal\":{\"name\":\"2013 IEEE Computer Society Annual Symposium on VLSI (ISVLSI)\",\"volume\":\"13 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-08-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 IEEE Computer Society Annual Symposium on VLSI (ISVLSI)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISVLSI.2013.6654649\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE Computer Society Annual Symposium on VLSI (ISVLSI)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISVLSI.2013.6654649","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
The continuous devices shrinking has introduced new challenges to integrated circuit design, mainly to deal with the overall yield loss (Beckett 2002). Designers start to take into account process variability impact in the early design stages to successful deal with yield loss. Process variability have a critical effect on integrated circuits increasing power consumption to out of design specifications, accelerating circuit degradation or introducing erroneous circuit functionality. Routing ... This work proposes two main contributions to improve yield: explore regular detailed routing reducing the number of vias and explore new approaches of basic cells in a regular layout synthesis.