产量驱动的规则布局综合

C. Meinhardt, R. Reis
{"title":"产量驱动的规则布局综合","authors":"C. Meinhardt, R. Reis","doi":"10.1109/ISVLSI.2013.6654649","DOIUrl":null,"url":null,"abstract":"The continuous devices shrinking has introduced new challenges to integrated circuit design, mainly to deal with the overall yield loss (Beckett 2002). Designers start to take into account process variability impact in the early design stages to successful deal with yield loss. Process variability have a critical effect on integrated circuits increasing power consumption to out of design specifications, accelerating circuit degradation or introducing erroneous circuit functionality. Routing ... This work proposes two main contributions to improve yield: explore regular detailed routing reducing the number of vias and explore new approaches of basic cells in a regular layout synthesis.","PeriodicalId":439122,"journal":{"name":"2013 IEEE Computer Society Annual Symposium on VLSI (ISVLSI)","volume":"13 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-08-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"A yield-driven regular layout synthesis\",\"authors\":\"C. Meinhardt, R. Reis\",\"doi\":\"10.1109/ISVLSI.2013.6654649\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The continuous devices shrinking has introduced new challenges to integrated circuit design, mainly to deal with the overall yield loss (Beckett 2002). Designers start to take into account process variability impact in the early design stages to successful deal with yield loss. Process variability have a critical effect on integrated circuits increasing power consumption to out of design specifications, accelerating circuit degradation or introducing erroneous circuit functionality. Routing ... This work proposes two main contributions to improve yield: explore regular detailed routing reducing the number of vias and explore new approaches of basic cells in a regular layout synthesis.\",\"PeriodicalId\":439122,\"journal\":{\"name\":\"2013 IEEE Computer Society Annual Symposium on VLSI (ISVLSI)\",\"volume\":\"13 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-08-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 IEEE Computer Society Annual Symposium on VLSI (ISVLSI)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISVLSI.2013.6654649\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE Computer Society Annual Symposium on VLSI (ISVLSI)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISVLSI.2013.6654649","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

器件的不断缩小给集成电路设计带来了新的挑战,主要是处理整体产量损失(Beckett 2002)。设计人员开始考虑过程可变性的影响,在早期的设计阶段,成功地处理产量损失。工艺可变性对集成电路有关键影响,增加功耗,超出设计规格,加速电路退化或引入错误的电路功能。路由……这项工作提出了两个主要的贡献,以提高产量:探索规则的详细路由,减少过孔的数量,并在规则布局合成中探索基本细胞的新方法。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A yield-driven regular layout synthesis
The continuous devices shrinking has introduced new challenges to integrated circuit design, mainly to deal with the overall yield loss (Beckett 2002). Designers start to take into account process variability impact in the early design stages to successful deal with yield loss. Process variability have a critical effect on integrated circuits increasing power consumption to out of design specifications, accelerating circuit degradation or introducing erroneous circuit functionality. Routing ... This work proposes two main contributions to improve yield: explore regular detailed routing reducing the number of vias and explore new approaches of basic cells in a regular layout synthesis.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信